Received: by 2002:a05:7412:b10a:b0:f3:1519:9f41 with SMTP id az10csp872561rdb; Fri, 1 Dec 2023 00:15:56 -0800 (PST) X-Google-Smtp-Source: AGHT+IHEDcV0Sfn6mDXkclMYVLbRrF978eZLqgBRb+QH1SNycko04tI96xGwNIiGRRWREV9qBboC X-Received: by 2002:a17:902:7c8a:b0:1cf:fe32:632f with SMTP id y10-20020a1709027c8a00b001cffe32632fmr9583080pll.22.1701418556269; Fri, 01 Dec 2023 00:15:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1701418556; cv=none; d=google.com; s=arc-20160816; b=iPTw9PLwphb15p7K7WUPgzssZZ0M7ZtwpvwuRIgTHK00wiQKCC99Mx0mVT+jYOmVpa prLM/+ypI6NWta02BH8HzDSEkHENKFsVytQdjmQ2QPSLVyvrSQ0Nr/IZpXV+yC98Eqpa U87uZtivHYffBMky8249NbTONKGmvCvk1iAHGmAUHMBvSNtoIHsLASlCOMZURnTPkGxa 9O4WYlG8lX/1jCc52jXisBXJCzo9ET1ALYtDb22qO1EdM+oGinn5+cCqSSvOjfuO87V7 G948Oy88QBtd686MdWmwAWFDurO0NOYPFrP7df4PQwVtaEZEh+r5xCF4IQLbpyi9k0v4 ahhA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=bv4s7kGJkLjZpnBwsaYJAnM7XkVL7myqOr6XX9kd1tQ=; fh=BPNu+CUFyvj49LNGMmzWioDX4K/ebYEYyg5MFwzzlfk=; b=Nlh3Dxdubjf+opIls4pOlr06dF4E0mFyDU8eLnxB64afX6ZvGSA4MzrRdaE+M6ZjV3 iXgDILXUHlA6LhA48NlFg8fBXwXIOspjurd4C8f/Uq7dMpKhglu/ekrFHkGyr04yFred w/v7KPaAA0dsXqJgx4lc1BzjXyZQot8f9b08fF+A6R8WsBQ7xZbuIcXOD3RVxNwyKcU+ QyRx0ZjHWvnyynjVFKzJfbkghWDAlaMGJXSUs5dMnueFvkMBSg+GQMm8x9EZsr312Z+O 8Kw43qtq1v8Tf/sNoTqF8mR8ugN0GAofSr82Sol2xWYVfPVZkypuRVRvOs8L1v0qAooh 3H3Q== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=EHqjH+3e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.31 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Return-Path: Received: from morse.vger.email (morse.vger.email. [23.128.96.31]) by mx.google.com with ESMTPS id a14-20020a1709027d8e00b001cfcbf477c5si2770329plm.30.2023.12.01.00.15.55 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 01 Dec 2023 00:15:56 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.31 as permitted sender) client-ip=23.128.96.31; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=EHqjH+3e; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.31 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=microchip.com Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by morse.vger.email (Postfix) with ESMTP id C1D34832995E; Fri, 1 Dec 2023 00:15:53 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at morse.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S229500AbjLAIPe (ORCPT + 99 others); Fri, 1 Dec 2023 03:15:34 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:40760 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229455AbjLAIPd (ORCPT ); Fri, 1 Dec 2023 03:15:33 -0500 Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.154.123]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id ECA9910FF; Fri, 1 Dec 2023 00:15:37 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1701418537; x=1732954537; h=date:from:to:cc:subject:message-id:references: mime-version:in-reply-to; bh=bw+d6DVoFBhYwlcfEXxwrFXPCJ47jz00O2lp5sLdxQU=; b=EHqjH+3eU12jJ4vVTvSzUgnI10Nak6MLOC6ghYyM8/I8zFhzaue5cnmz 4aqy5quVnkeJSO+7gmSWNN63iCTX9PmX7uPJU2JzXP1kGqjK1FSaP3OYi 2axSlXET3J6E28dtH2sDA2p1KocBznxTPKZLSVHJwgABGkMlVYm9/rwMK ZhfX3PA8a/fJDcAOJ1u8QqpFwYXC5LHYaW+qldH+mkwHHVFE7N9IbC9RB nm2NNDH4MRcskAIZ4/fq7pq5MC9VX/ZWluncrx6RTJO+PP+BeAKUQZu7z wwMf78hwJ60iK8hWzxQSNvrchxEntmjVyGJ8ZZyN9mkXG6YCjs9X5J9xV w==; X-CSE-ConnectionGUID: 8NWGosepROaemE1JvcyAxg== X-CSE-MsgGUID: 6cv+BFDoStSadV0BuZ6SGA== X-ThreatScanner-Verdict: Negative X-IronPort-AV: E=Sophos;i="6.04,241,1695711600"; d="asc'?scan'208";a="179731420" X-Amp-Result: UNKNOWN X-Amp-Original-Verdict: FILE UNKNOWN Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa6.microchip.iphmx.com with ESMTP/TLS/ECDHE-RSA-AES128-GCM-SHA256; 01 Dec 2023 01:15:36 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex03.mchp-main.com (10.10.85.151) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.35; Fri, 1 Dec 2023 01:15:07 -0700 Received: from wendy (10.10.85.11) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.35 via Frontend Transport; Fri, 1 Dec 2023 01:15:03 -0700 Date: Fri, 1 Dec 2023 08:14:34 +0000 From: Conor Dooley To: Inochi Amaoto CC: Conor Dooley , Thomas Gleixner , Marc Zyngier , Rob Herring , Krzysztof Kozlowski , Conor Dooley , Palmer Dabbelt , Paul Walmsley , Chao Wei , Chen Wang , Albert Ou , Daniel Lezcano , Anup Patel , Jisheng Zhang , , , Subject: Re: [PATCH v4 0/7] Add Huashan Pi board support Message-ID: <20231201-strung-mandarin-110a322468c9@wendy> References: <20231201-nullify-overhand-9fb99d0752ad@spud> MIME-Version: 1.0 Content-Type: multipart/signed; micalg=pgp-sha256; protocol="application/pgp-signature"; boundary="3d/9vWDbStkm+ob+" Content-Disposition: inline In-Reply-To: X-Spam-Status: No, score=-0.9 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,HEADER_FROM_DIFFERENT_DOMAINS, MAILING_LIST_MULTI,SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on morse.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (morse.vger.email [0.0.0.0]); Fri, 01 Dec 2023 00:15:53 -0800 (PST) --3d/9vWDbStkm+ob+ Content-Type: text/plain; charset=us-ascii Content-Disposition: inline Content-Transfer-Encoding: quoted-printable On Fri, Dec 01, 2023 at 09:02:59AM +0800, Inochi Amaoto wrote: > > > >On Fri, Dec 01, 2023 at 07:21:29AM +0800, Inochi Amaoto wrote: > >>> > >>> On Thu, 19 Oct 2023 07:18:00 +0800, Inochi Amaoto wrote: > >>>> Huashan Pi board is an embedded development platform based on the > >>>> CV1812H chip. Add minimal device tree files for this board. > >>>> Currently, it can boot to a basic shell. > >>>> > >>>> NOTE: this series is based on the Jisheng's Milk-V Duo patch. > >>>> > >>>> Link: https://en.sophgo.com/product/introduce/huashan.html > >>>> Link: https://en.sophgo.com/product/introduce/cv181xH.html > >>>> Link: https://lore.kernel.org/linux-riscv/20231006121449.721-1-jszha= ng@kernel.org/ > >>>> > >>>> [...] > >>> > >>> Applied to riscv-dt-for-next, thanks! LMK if something looks not as > >>> expected. > >>> > >>> [1/7] dt-bindings: interrupt-controller: Add SOPHGO CV1812H plic > >>> https://git.kernel.org/conor/c/21a34e63afcc > >>> [2/7] dt-bindings: timer: Add SOPHGO CV1812H clint > >>> https://git.kernel.org/conor/c/06ea2a1968a9 > >>> [3/7] dt-bindings: riscv: Add SOPHGO Huashan Pi board compatibles > >>> https://git.kernel.org/conor/c/d7b92027834e > >>> [4/7] riscv: dts: sophgo: Separate compatible specific for CV1800B soc > >>> https://git.kernel.org/conor/c/5b5dce3951b2 > >>> [5/7] riscv: dts: sophgo: cv18xx: Add gpio devices > >>> https://git.kernel.org/conor/c/dd791b45c866 > >>> [6/7] riscv: dts: sophgo: add initial CV1812H SoC device tree > >>> https://git.kernel.org/conor/c/681ec684a741 > >>> [7/7] riscv: dts: sophgo: add Huashan Pi board device tree > >>> https://git.kernel.org/conor/c/2c36b0cfb408 > >> Thanks for the confirmation. But I suggest to revert these patches. > >> Several days ago, Sophgo informed me that CV1810 series will be > >> renamed. And the Huashan Pi will switch to the chip with new name. > >> To avoid unnecessary conflict, please drop these patch and I will > >> prepare a new patch once the renamed chip is launched. > > > >This is a board that exists, that you (and possibly others) have, right? > > >=20 > Yes, of course. I dunno then. It sounds from your message that this is purely a rebrand of the SoCs, so since people already have these boards, I'd rather not. We should be able to support both since it's just a naming change, right? --3d/9vWDbStkm+ob+ Content-Type: application/pgp-signature; name="signature.asc" -----BEGIN PGP SIGNATURE----- iHUEABYIAB0WIQRh246EGq/8RLhDjO14tDGHoIJi0gUCZWmV5QAKCRB4tDGHoIJi 0vcFAQDgeICmWjiy8Yc/NGfhgrWHTLbA5RI4Wt+75lTYul+c+wEA0R20dynPdgEB 58MAnospqjCPP2YBN5PeK/vwMVpNGQw= =SEje -----END PGP SIGNATURE----- --3d/9vWDbStkm+ob+--