Received: by 2002:a05:7412:b10a:b0:f3:1519:9f41 with SMTP id az10csp2258742rdb; Sun, 3 Dec 2023 09:01:14 -0800 (PST) X-Google-Smtp-Source: AGHT+IHgJ3LHGn8wQSXVS/RFSLiBPxojj8zn6kFhRQeDrcBSA2qOzdbMj/pcy0wrxTGzbDZIgmv/ X-Received: by 2002:a17:902:da86:b0:1d0:8cb5:49dd with SMTP id j6-20020a170902da8600b001d08cb549ddmr1475938plx.69.1701622874045; Sun, 03 Dec 2023 09:01:14 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1701622874; cv=none; d=google.com; s=arc-20160816; b=Js/66YIB4d8+eZoRT/JpjMqPvQEn5hRQZ0VXK/IgRee/mrgLMuOYaNgeVY2e++OQW9 oPnpHHyzZ406KgB3WEC+vJ2Nx9n4YZAS5ev7P1M8dwYuPxBBAfgrztzabZHI2Qaw/jM4 ZPsC1+VabEQTebOcvBDzeZ29/ixm7sPjpdZKTQsRp2mBZb/U5Su+fELnTryzr5BbUH2U tbGjfelHM8nNmKzENMmadOU7IgUmkpVfnNFnuTPlSXuw/WNVdhz25L0j8EDOkZHhA13Z dkGiq9PBM65JTlTrYLab7zgi87Ly0pRZRq7JWwyVXQUbWJo8seDGU4mnKKt3eszb5UIN mnYQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:in-reply-to:content-disposition:mime-version :references:message-id:subject:cc:to:from:date:dkim-signature; bh=Z5+1vADmLHAatv39bPm6UOXyS+TdkIi0h3IaqrEuqPA=; fh=E9hK8N5CCV/DebVODLXonKJMDVc3ARKO0w04ipyPLfA=; b=BBBE+WeCYVphREnEVaHG2k8Fba0i5CBJsEn/NlI3k+IOMe4hzzQMcn58zrlAyLUw9q JTT+G9Slgb8jISkFq5BZ/2f+uqpQOgaCz0n/CtTf5pAmoD43e/osU2TBwJr84RqkmlTI BCOfz6FsOT/PCiDV2+ghxOtIw4/AZf7z7ol3cVPY9RfRrntl5r6lNj2Qnrx4K3So6u1P dfU6bvENaoV9Z4896KC0NdqSdqsupRZiXJJ3bte0ls2ipiZuwNhYRdWFoPPLeFDkEGj3 v0v/FOgF+bCsTI4163CfLt4yQdjc82X4vVmuIdtYq1/mmq/YQ8T2ZnWDei7hDC7RoI9m 4nqQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Q9M5mfsA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from agentk.vger.email (agentk.vger.email. [23.128.96.32]) by mx.google.com with ESMTPS id b2-20020a170902650200b001cc2f9d6a66si6362014plk.514.2023.12.03.09.01.13 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 03 Dec 2023 09:01:14 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) client-ip=23.128.96.32; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Q9M5mfsA; spf=pass (google.com: domain of linux-kernel-owner@vger.kernel.org designates 23.128.96.32 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from out1.vger.email (depot.vger.email [IPv6:2620:137:e000::3:0]) by agentk.vger.email (Postfix) with ESMTP id 0F1D1806290D; Sun, 3 Dec 2023 09:01:11 -0800 (PST) X-Virus-Status: Clean X-Virus-Scanned: clamav-milter 0.103.11 at agentk.vger.email Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S233711AbjLCRAz (ORCPT + 99 others); Sun, 3 Dec 2023 12:00:55 -0500 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:56072 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S229572AbjLCRAx (ORCPT ); Sun, 3 Dec 2023 12:00:53 -0500 Received: from smtp.kernel.org (relay.kernel.org [52.25.139.140]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 4EFDCD7 for ; Sun, 3 Dec 2023 09:01:00 -0800 (PST) Received: by smtp.kernel.org (Postfix) with ESMTPSA id 571AAC433C8; Sun, 3 Dec 2023 17:00:57 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1701622860; bh=IBq5e7Qm+LW9YAeuTlUc2gKVcMbeUUXh3+yS9ucUOFs=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=Q9M5mfsAxI9P6KoSJ74x6KzdIPxaZVD/yGyJqLyXU5DV1d46fbvniXQcXKh02nVE5 XgZZyLeGfB1Zaw66upfe2G/ySXnRNC6G3tUo4Sqqp+7JakCFE/JkY3YYkllyoM9fof IYHDUKN1aP7PcxNB8iVlzmAtO2U81MQ43JYT4SvXtwdnVBKgwYOPJVn2tuwdANaPpS 1voftH7dBwsiOwSTZ2tRP0Vzf/tcyBqA7p/2X15Cc6UoYVZ+XHi7Tu2opnNU6BVuUu zV96CmNa79SEY/7hZkpPRfGi3zxFDtuXwFC2eYa/piuhOZzja+fSAB2U/ikntjPvkf Tss/3SJ/RCRAA== Date: Sun, 3 Dec 2023 17:00:54 +0000 From: Simon Horman To: Geetha sowjanya Cc: netdev@vger.kernel.org, linux-kernel@vger.kernel.org, kuba@kernel.org, davem@davemloft.net, pabeni@redhat.com, edumazet@google.com, sgoutham@marvell.com, lcherian@marvell.com, jerinj@marvell.com, sbhatta@marvell.com, hkelam@marvell.com Subject: Re: [net v3 PATCH 3/5] octeontx2-af: Fix mcs stats register address Message-ID: <20231203170054.GL50400@kernel.org> References: <20231130075818.18401-1-gakula@marvell.com> <20231130075818.18401-4-gakula@marvell.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20231130075818.18401-4-gakula@marvell.com> X-Spam-Status: No, score=-1.2 required=5.0 tests=DKIMWL_WL_HIGH,DKIM_SIGNED, DKIM_VALID,DKIM_VALID_AU,DKIM_VALID_EF,MAILING_LIST_MULTI, SPF_HELO_NONE,SPF_PASS,T_SCC_BODY_TEXT_LINE autolearn=unavailable autolearn_force=no version=3.4.6 X-Spam-Checker-Version: SpamAssassin 3.4.6 (2021-04-09) on agentk.vger.email Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org X-Greylist: Sender passed SPF test, not delayed by milter-greylist-4.6.4 (agentk.vger.email [0.0.0.0]); Sun, 03 Dec 2023 09:01:11 -0800 (PST) On Thu, Nov 30, 2023 at 01:28:16PM +0530, Geetha sowjanya wrote: > This patch adds the miss mcs stats register > for mcs supported platforms. > > Fixes: 9312150af8da ("octeontx2-af: cn10k: mcs: Support for stats collection") > Signed-off-by: Geetha sowjanya > Reviewed-by: Wojciech Drewek > --- > .../net/ethernet/marvell/octeontx2/af/mcs.c | 4 +-- > .../ethernet/marvell/octeontx2/af/mcs_reg.h | 31 ++++++++++++++++--- > 2 files changed, 29 insertions(+), 6 deletions(-) > > diff --git a/drivers/net/ethernet/marvell/octeontx2/af/mcs.c b/drivers/net/ethernet/marvell/octeontx2/af/mcs.c > index d6effbe46208..d4a4e4c837ec 100644 > --- a/drivers/net/ethernet/marvell/octeontx2/af/mcs.c > +++ b/drivers/net/ethernet/marvell/octeontx2/af/mcs.c > @@ -117,7 +117,7 @@ void mcs_get_rx_secy_stats(struct mcs *mcs, struct mcs_secy_stats *stats, int id > reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYTAGGEDCTLX(id); > stats->pkt_tagged_ctl_cnt = mcs_reg_read(mcs, reg); > > - reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYUNTAGGEDORNOTAGX(id); > + reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYUNTAGGEDX(id); > stats->pkt_untaged_cnt = mcs_reg_read(mcs, reg); > > reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYCTLX(id); > @@ -215,7 +215,7 @@ void mcs_get_sc_stats(struct mcs *mcs, struct mcs_sc_stats *stats, > reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSCNOTVALIDX(id); > stats->pkt_notvalid_cnt = mcs_reg_read(mcs, reg); > > - reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSCUNCHECKEDOROKX(id); > + reg = MCSX_CSE_RX_MEM_SLAVE_INPKTSSCUNCHECKEDX(id); > stats->pkt_unchecked_cnt = mcs_reg_read(mcs, reg); > > if (mcs->hw->mcs_blks > 1) { > diff --git a/drivers/net/ethernet/marvell/octeontx2/af/mcs_reg.h b/drivers/net/ethernet/marvell/octeontx2/af/mcs_reg.h > index f3ab01fc363c..f4c6de89002c 100644 > --- a/drivers/net/ethernet/marvell/octeontx2/af/mcs_reg.h > +++ b/drivers/net/ethernet/marvell/octeontx2/af/mcs_reg.h > @@ -810,14 +810,37 @@ > offset = 0x9d8ull; \ > offset; }) > > +#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSCUNCHECKEDX(a) ({ \ > + u64 offset; \ > + \ > + offset = 0xee80ull; \ > + if (mcs->hw->mcs_blks > 1) \ > + offset = 0xe818ull; \ > + offset += (a) * 0x8ull; \ > + offset; }) Hi Geetha, I see this is consistent with existing code in this file, but I do wonder if there would be value in moving to a more compact mechanism at some point. F.e. (completely untested!): #define MCSX_REG(base, a) ((base) + (a) * 0x8ull) #define MCSX_MB_REG(base_mb, base, a) \ MCSX_REG((mcs->hw->mcs_blks > 1 ? (base_mb) : (base)), (a)) ... #define MCSX_MCS_TOP_SLAVE_PORT_RESET(a) MCSX_MB_REG(0xa28ull, 0x408ull, (a)) ... #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYCTLX(a) MCSX_REG(0xb680ull, (a)) ... In any case, such a change isn't for this patch, which looks good to me. Reviewed-by: Simon Horman > + > +#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYUNTAGGEDX(a) ({ \ > + u64 offset; \ > + \ > + offset = 0xa680ull; \ > + if (mcs->hw->mcs_blks > 1) \ > + offset = 0xd018ull; \ > + offset += (a) * 0x8ull; \ > + offset; }) > + > +#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSCLATEORDELAYEDX(a) ({ \ > + u64 offset; \ > + \ > + offset = 0xf680ull; \ > + if (mcs->hw->mcs_blks > 1) \ > + offset = 0xe018ull; \ > + offset += (a) * 0x8ull; \ > + offset; }) > + > #define MCSX_CSE_RX_MEM_SLAVE_INOCTETSSCDECRYPTEDX(a) (0xe680ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INOCTETSSCVALIDATEX(a) (0xde80ull + (a) * 0x8ull) > -#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYUNTAGGEDORNOTAGX(a) (0xa680ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYNOTAGX(a) (0xd218 + (a) * 0x8ull) > -#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYUNTAGGEDX(a) (0xd018ull + (a) * 0x8ull) > -#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSCUNCHECKEDOROKX(a) (0xee80ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSECYCTLX(a) (0xb680ull + (a) * 0x8ull) > -#define MCSX_CSE_RX_MEM_SLAVE_INPKTSSCLATEORDELAYEDX(a) (0xf680ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSAINVALIDX(a) (0x12680ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSANOTUSINGSAERRORX(a) (0x15680ull + (a) * 0x8ull) > #define MCSX_CSE_RX_MEM_SLAVE_INPKTSSANOTVALIDX(a) (0x13680ull + (a) * 0x8ull) > -- > 2.25.1 >