Received: by 2002:a05:7412:8598:b0:f9:33c2:5753 with SMTP id n24csp398244rdh; Tue, 19 Dec 2023 02:12:39 -0800 (PST) X-Google-Smtp-Source: AGHT+IF+GKhU3d6vB+F7nvGoO1ckeYULJOhnn7OHtaGX5HQK1+ZIbhI9jw3sfBSh0jUTZ93nD7Ut X-Received: by 2002:a17:902:a9c4:b0:1cf:e19e:2505 with SMTP id b4-20020a170902a9c400b001cfe19e2505mr9084040plr.61.1702980759330; Tue, 19 Dec 2023 02:12:39 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1702980759; cv=none; d=google.com; s=arc-20160816; b=v5TasbLCl1XMLwejvJ/FeZ1ddf14hZh2wuXkOM1kzRye3SHBchRjydn0CApBIQQyCd QnikNDkcB7AygK8WYHqBEX4Be5OKVjxXWnM95TmMggZExzgsz1XYmE0H6Es2dZXjs0tc RW7IZon3931H3ifjCWBOVEc924W8UCFQgP2YkwqA+gdRq2aTOeOJMpWIY7fZZTs1Vx9U XfSoRZUCkmFgQGCCjgUhzePRXCe8qVu06v+HviLftI3/VwrKz3oI4H5hXupWV7/C5gid kCmSmo2qV7gwvEUZaBLc8R/k6uWRYVYJdIurGyQQLZQAjVUnD1eoeIKXmLW03EZFzpPc 7Hfg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:in-reply-to:organization:from:references :to:content-language:subject:user-agent:mime-version :list-unsubscribe:list-subscribe:list-id:precedence:date:message-id :dkim-signature; bh=Zwf1nYE6kl+BaMe6aIsIXm7WpmrYRleI6puyebdhuz4=; fh=L2BeMD1PnOdBEc3Bo8ql9BTgjd0mg0K/LCWa6YWBfzo=; b=kE8S1gmk9S5vYRijvQXKhcSZoYjooI/wH8ip8KOjp0q8PchQ/0OpJP4+OVqtt/MYYB Kt1Xb4o2YviQScuUyO7NYsPsuumlqivFpvDGW7dFOUhjbNxWxI3zC53f1vCOt6oAopib 2TrjixRPYZ4Y6R0k3ScrCRaiaqLp4/GVQA5SucYAePDzH/qIVBqJ/4FPgarFBlpvZFwy obmQOfKeUimtF17dD83WjB3HB+mjPpNXIPAfHsOE8+z9mUdMxqNO0bi+/rGRYOTR4Ejy V/KNPyzQ/VOtEPXZzmNSsLiVPMyZWb6Hy6YIwc00YFedZSVFeEfNUPxNuXLc9G3Zu6HG IMBg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=eVXOT55Q; spf=pass (google.com: domain of linux-kernel+bounces-5003-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-5003-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=QUARANTINE sp=REJECT dis=NONE) header.from=microchip.com Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id o18-20020a170902d4d200b001d381846edesi2055851plg.25.2023.12.19.02.12.38 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 19 Dec 2023 02:12:39 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-5003-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=eVXOT55Q; spf=pass (google.com: domain of linux-kernel+bounces-5003-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-5003-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=QUARANTINE sp=REJECT dis=NONE) header.from=microchip.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id A1BC9B23010 for ; Tue, 19 Dec 2023 10:12:35 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 5F58A14A8C; Tue, 19 Dec 2023 10:12:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b="eVXOT55Q" X-Original-To: linux-kernel@vger.kernel.org Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 12B2F14275 for ; Tue, 19 Dec 2023 10:12:28 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=microchip.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=microchip.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1702980749; x=1734516749; h=message-id:date:mime-version:subject:to:references:from: in-reply-to:content-transfer-encoding; bh=iViKSTdI+ErtrWsDZMtiphCdw44JA/4rWoiQlO3XCQI=; b=eVXOT55QPsWRZqMBpS0jVjOnSqGUKMtDTpFcqZN3rOF+EjhqbMn0E6K+ YwUN+CHBgYyulhEVA+r7NtCmbVNz3KnRoXz0UuenMbA/VUpI6mZVjS1jv OHjskCmTxYhP+RvyGxaxniM9DQiW2IqokjutaimjRc3LJEK/KNeLRUhax hlNqUNsO3lwWoPlm8ueA7qPhQcyb74JpaQAwvmibiMVrDTn3m9X7b6HJz jrXA5wwog4vDjkIxBfyoMpRQz0/RiupIh86N/sVLXMC3FN7qoDRiSb0eJ CVNegG0q14DufOb0hQdMsodv79ksetaph7ih6ezGsvlYKv6kd1OI4N0cb A==; X-CSE-ConnectionGUID: vgLW8J4XSHmZoGcu39fnJw== X-CSE-MsgGUID: gHSyTML2RBeEe3T0U2yfGQ== X-ThreatScanner-Verdict: Negative X-IronPort-AV: E=Sophos;i="6.04,287,1695711600"; d="scan'208";a="14516133" X-Amp-Result: SKIPPED(no attachment in message) Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa1.microchip.iphmx.com with ESMTP/TLS/ECDHE-RSA-AES128-GCM-SHA256; 19 Dec 2023 03:12:22 -0700 Received: from chn-vm-ex04.mchp-main.com (10.10.85.152) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.35; Tue, 19 Dec 2023 03:12:06 -0700 Received: from [10.159.245.205] (10.10.85.11) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server id 15.1.2507.35 via Frontend Transport; Tue, 19 Dec 2023 03:12:05 -0700 Message-ID: Date: Tue, 19 Dec 2023 11:11:21 +0100 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH v3 36/50] ARM: at91: add support in SoC driver for new sam9x7 Content-Language: en-US, fr-FR To: Varshini Rajendran , , , , , References: <20230728102905.267131-1-varshini.rajendran@microchip.com> From: Nicolas Ferre Organization: microchip In-Reply-To: <20230728102905.267131-1-varshini.rajendran@microchip.com> Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 7bit On 28/07/2023 at 12:29, Varshini Rajendran wrote: > Add support for SAM9X7 SoC in the SoC driver. > > Signed-off-by: Varshini Rajendran > Reviewed-by: Claudiu Beznea > --- > drivers/soc/atmel/soc.c | 23 +++++++++++++++++++++++ > drivers/soc/atmel/soc.h | 9 +++++++++ > 2 files changed, 32 insertions(+) > > diff --git a/drivers/soc/atmel/soc.c b/drivers/soc/atmel/soc.c > index cc9a3e107479..cae3452cbc60 100644 > --- a/drivers/soc/atmel/soc.c > +++ b/drivers/soc/atmel/soc.c > @@ -101,6 +101,29 @@ static const struct at91_soc socs[] __initconst = { > AT91_CIDR_VERSION_MASK, SAM9X60_D6K_EXID_MATCH, > "sam9x60 8MiB SDRAM SiP", "sam9x60"), > #endif > +#ifdef CONFIG_SOC_SAM9X7 > + AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK, > + AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH, > + "sam9x75", "sam9x7"), > + AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK, > + AT91_CIDR_VERSION_MASK, SAM9X72_EXID_MATCH, > + "sam9x72", "sam9x7"), > + AT91_SOC(SAM9X7_CIDR_MATCH, AT91_CIDR_MATCH_MASK, > + AT91_CIDR_VERSION_MASK, SAM9X70_EXID_MATCH, > + "sam9x70", "sam9x7"), > + AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D1G_EXID_MATCH, > + AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH, > + "sam9x75 1Gb DDR3L SiP ", "sam9x7"), I don't want that we introduce more sizes in "bits" instead of "bytes" in this file. I know it's what is advertised in datasheets, but we're software people who count these sizes in bytes, so let's do the conversion for the users. BTW: this file will need to be updated with this statement in mind. Best regards, Nicolas > + AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D5M_EXID_MATCH, > + AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH, > + "sam9x75 512Mb DDR2 SiP", "sam9x7"), > + AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D1M_EXID_MATCH, > + AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH, > + "sam9x75 128Mb DDR2 SiP", "sam9x7"), > + AT91_SOC(SAM9X7_CIDR_MATCH, SAM9X75_D2G_EXID_MATCH, > + AT91_CIDR_VERSION_MASK, SAM9X75_EXID_MATCH, > + "sam9x75 2Gb DDR3L SiP", "sam9x7"), > +#endif > #ifdef CONFIG_SOC_SAMA5 > AT91_SOC(SAMA5D2_CIDR_MATCH, AT91_CIDR_MATCH_MASK, > AT91_CIDR_VERSION_MASK, SAMA5D21CU_EXID_MATCH, > diff --git a/drivers/soc/atmel/soc.h b/drivers/soc/atmel/soc.h > index 7a9f47ce85fb..26dd26b4f179 100644 > --- a/drivers/soc/atmel/soc.h > +++ b/drivers/soc/atmel/soc.h > @@ -45,6 +45,7 @@ at91_soc_init(const struct at91_soc *socs); > #define AT91SAM9N12_CIDR_MATCH 0x019a07a0 > #define SAM9X60_CIDR_MATCH 0x019b35a0 > #define SAMA7G5_CIDR_MATCH 0x00162100 > +#define SAM9X7_CIDR_MATCH 0x09750020 Apha-numerial order please. > > #define AT91SAM9M11_EXID_MATCH 0x00000001 > #define AT91SAM9M10_EXID_MATCH 0x00000002 > @@ -74,6 +75,14 @@ at91_soc_init(const struct at91_soc *socs); > #define SAMA7G54_D2G_EXID_MATCH 0x00000020 > #define SAMA7G54_D4G_EXID_MATCH 0x00000028 > > +#define SAM9X75_EXID_MATCH 0x00000000 > +#define SAM9X72_EXID_MATCH 0x00000004 > +#define SAM9X70_EXID_MATCH 0x00000005 > +#define SAM9X75_D1G_EXID_MATCH 0x00000001 > +#define SAM9X75_D5M_EXID_MATCH 0x00000002 > +#define SAM9X75_D1M_EXID_MATCH 0x00000003 > +#define SAM9X75_D2G_EXID_MATCH 0x00000006 > + Ditto > #define AT91SAM9XE128_CIDR_MATCH 0x329973a0 > #define AT91SAM9XE256_CIDR_MATCH 0x329a93a0 > #define AT91SAM9XE512_CIDR_MATCH 0x329aa3a0