Received: by 2002:a05:7412:a9a3:b0:f9:93eb:408e with SMTP id o35csp76210rdh; Wed, 20 Dec 2023 23:46:30 -0800 (PST) X-Google-Smtp-Source: AGHT+IFFFy0EYZadytmDP77pfB44Y4jjtGhtJcjCNbidx1nYRfDVpXMwKp+EvPI7xdtIlFe653QD X-Received: by 2002:a50:f68b:0:b0:553:fc2f:5d6b with SMTP id d11-20020a50f68b000000b00553fc2f5d6bmr909708edn.13.1703144790474; Wed, 20 Dec 2023 23:46:30 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1703144790; cv=none; d=google.com; s=arc-20160816; b=iED8UGKVghtuhYFc+12XznYOAKklK7C196CGc3fiDH2MLGMqklN/h3RckkWszQSa4r vC1shmCX5zSiWedPBgABEfzvQfSNZbfqACNmJmefrk5O+XVBBJs54iQbkffI4H448LDp HJcvyd+njopdqVMk04MjT0u4DR156LqHRHywLj85kQ07iWmzrjvVTdp0z6Agzr0wrOCW 0RFppMAAwBN7tum+9dE0pzg74RhMDeJdm+sUKMQSTIPsZhrqDqLAK4Q/HR2lFmOZk4zG bQZPYJqyQQ86qgEFW1kCPf1VTmuwovnDboZFLrjT7LX55sRpplfS91XQtPXJnfRSdRwS ysng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=TfqR6JKafu34tfx0jZ0jFDiYXMECziyEP7kmMeKNiTk=; fh=AO1athPla3jqhCn4k6adBHi7gs3A5EcpzQmM6u71SYU=; b=g3FKhpj56vF/G+KB46rhG4oLNPPJvkD3M5F9Jp3Wwbro3RTBMgza8hB/a0zGblQJDB hOXF+OTPeiL5XmfllbK50LaZFhCrdosyCoegRfqAx8nL9H4I3azgrPUMl2n6RuC7tOyX dlUDt0K5YOBR9o+98bNCmOZWweJWCFyGmBQRtxHBnNTM0wFv0b3A/+oJfXodv7QHmuWq ama2Kda2vOJrlggzy8vcoqc0gvCuNEqwFfCym4rFXlFfV3BmX2NOyg3SXh22izceE5/h y+Mf0JVac3UJvAtKVDuNdtqqoAJieuzkjePKJaz7Pn6ePZqEaEcz2d2lPG9OlGwF6Oy8 TiBA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=n+4DlvDP; spf=pass (google.com: domain of linux-kernel+bounces-7947-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-7947-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [2604:1380:4601:e00::3]) by mx.google.com with ESMTPS id dj11-20020a05640231ab00b005533085844fsi609668edb.124.2023.12.20.23.46.30 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 20 Dec 2023 23:46:30 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-7947-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) client-ip=2604:1380:4601:e00::3; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=n+4DlvDP; spf=pass (google.com: domain of linux-kernel+bounces-7947-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-7947-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 7C9681F260BE for ; Thu, 21 Dec 2023 07:38:42 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 09E731A735; Thu, 21 Dec 2023 07:37:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="n+4DlvDP" X-Original-To: linux-kernel@vger.kernel.org Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id D0E85171A4; Thu, 21 Dec 2023 07:37:14 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279872.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 3BL638fk032333; Thu, 21 Dec 2023 07:36:57 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding:content-type; s= qcppdkim1; bh=TfqR6JKafu34tfx0jZ0jFDiYXMECziyEP7kmMeKNiTk=; b=n+ 4DlvDPrQI1vViKqDdqRYA+66gWY2qlJ+rCzzAZKveN3b9cQyWanEVCIZBXFD36eh E4I9IpUoB1F2UiWIax1NMUNt0c/wU9saXTR4GaKYqVSCdnmX4LDqH88KFAmfmlCX uRjlmb7mIw3+beUTV8diR2R1r1f87O3M85ekR/XFb8byWxPTIpaXBJeip6IAKT8a POppkUcd1LbOjAf/nuWUemJVS/bafE+78IfkrdAOegmNbYZSvrWiXnoAkJbEt4fe 68R2boEqHcgXsBcSCVaR5uB16cfKLvxWDk6X0Y/1Cl9di/YhoNd4aBdxHFp/4a+d ejLPffFsGZ1/ymuSg8LQ== Received: from nalasppmta03.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3v4dwx0skk-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 21 Dec 2023 07:36:57 +0000 (GMT) Received: from nalasex01b.na.qualcomm.com (nalasex01b.na.qualcomm.com [10.47.209.197]) by NALASPPMTA03.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 3BL7au8j030462 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 21 Dec 2023 07:36:56 GMT Received: from hu-jsuraj-hyd.qualcomm.com (10.80.80.8) by nalasex01b.na.qualcomm.com (10.47.209.197) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Wed, 20 Dec 2023 23:36:46 -0800 From: Suraj Jaiswal To: , Vinod Koul , Bhupesh Sharma , Andy Gross , Bjorn Andersson , Konrad Dybcio , "David S. Miller" , Eric Dumazet , "Jakub Kicinski" , Rob Herring , "Krzysztof Kozlowski" , Conor Dooley , Alexandre Torgue , "Jose Abreu" , Maxime Coquelin , , , , , , Prasad Sodagudi , Andrew Halaney , Rob Herring CC: Subject: [PATCH net-next v8 2/3] arm64: dts: qcom: sa8775p: enable safety IRQ Date: Thu, 21 Dec 2023 13:06:19 +0530 Message-ID: <20231221073620.232619-3-quic_jsuraj@quicinc.com> X-Mailer: git-send-email 2.25.1 In-Reply-To: <20231221073620.232619-1-quic_jsuraj@quicinc.com> References: <20231221073620.232619-1-quic_jsuraj@quicinc.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01b.na.qualcomm.com (10.47.209.197) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: rAXIZeABrT0mD_r1o_QroXqP-CdI8PEj X-Proofpoint-GUID: rAXIZeABrT0mD_r1o_QroXqP-CdI8PEj X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.997,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2023-12-09_01,2023-12-07_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 priorityscore=1501 impostorscore=0 lowpriorityscore=0 bulkscore=0 adultscore=0 mlxscore=0 mlxlogscore=694 phishscore=0 clxscore=1015 suspectscore=0 spamscore=0 malwarescore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2311290000 definitions=main-2312210054 Add changes to support safety IRQ handling support for ethernet. Signed-off-by: Suraj Jaiswal Reviewed-by: Konrad Dybcio --- arch/arm64/boot/dts/qcom/sa8775p.dtsi | 10 ++++++---- 1 file changed, 6 insertions(+), 4 deletions(-) diff --git a/arch/arm64/boot/dts/qcom/sa8775p.dtsi b/arch/arm64/boot/dts/qcom/sa8775p.dtsi index a7eaca33d326..f3645c3f96a1 100644 --- a/arch/arm64/boot/dts/qcom/sa8775p.dtsi +++ b/arch/arm64/boot/dts/qcom/sa8775p.dtsi @@ -2394,8 +2394,9 @@ ethernet1: ethernet@23000000 { <0x0 0x23016000 0x0 0x100>; reg-names = "stmmaceth", "rgmii"; - interrupts = ; - interrupt-names = "macirq"; + interrupts = , + ; + interrupt-names = "macirq", "sfty"; clocks = <&gcc GCC_EMAC1_AXI_CLK>, <&gcc GCC_EMAC1_SLV_AHB_CLK>, @@ -2427,8 +2428,9 @@ ethernet0: ethernet@23040000 { <0x0 0x23056000 0x0 0x100>; reg-names = "stmmaceth", "rgmii"; - interrupts = ; - interrupt-names = "macirq"; + interrupts = , + ; + interrupt-names = "macirq", "sfty"; clocks = <&gcc GCC_EMAC0_AXI_CLK>, <&gcc GCC_EMAC0_SLV_AHB_CLK>, -- 2.25.1