Received: by 2002:a05:7412:b995:b0:f9:9502:5bb8 with SMTP id it21csp32272rdb; Thu, 21 Dec 2023 01:47:56 -0800 (PST) X-Google-Smtp-Source: AGHT+IFszqWqZA4E4chOaIzckKYNwDVFbzx95KOv25ZnyWiTylAuTkVZztnIWMF7kN0oHm0ZQqKA X-Received: by 2002:a05:6358:7e11:b0:174:b324:fa4a with SMTP id o17-20020a0563587e1100b00174b324fa4amr450917rwm.55.1703152076177; Thu, 21 Dec 2023 01:47:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1703152076; cv=none; d=google.com; s=arc-20160816; b=PhdBjit8nZKkuj/Wde5hudqsC+oD7kIclzUJJVUShLHRndoS1u+aX4AJ1+1iZwjIUb Ia2lRgFrbBeOVda4eoE5HHVAuaehq8+MVDjniQ4Gzg9cQVX82fT7DvtW1nTOLgi77k+x UTgRybrB7vvbI6jedJQ5EBtqCOHkQWAYgxSw+O74zdP4aSREqTR0TDzGgJ6vLSTIqtgD qaCSvabzw03hfK20d6P0jw0u/GW6QmlW+MI/BfkR1tovJmOveSdRMoR/wBOGNDyu3GlE Kd3e2CSDnPolC+lA2L/iAXAxDkw1O9pJxFw9OZdVWL1nDZShUkH7OLTaCuHUtAHjcMr/ rvvg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from; bh=tHFBm0p99ewJ2P/zcIuJdZ6N6ud8P8VFSohRPNexZn8=; fh=q51E2Xfmkluxts2lsDLbxLWrTMI1VyiIGxIPB/Qm4Mc=; b=o+wLDeGqYeHniWpItx0WFVZ82HcnthTKh0KgKevtgbVBwNhe3I3b/4Ym9v+971OoxE 0rgsPOwdVADZdM4rh80QIiUyH76jUmanpEOy5PkcdhH7y7Tm43AFIqBDxsyMRxkcoJ0+ tFY4yAmQVa5LLPY+eSt7b5qJe3OAX0f6/w3EigWTAw1FeU41+0BC7EIFZ0JF2v/knicg eqY3cpzWnAyy1ugsunAppbqVZ3lTt+4IVe3iSvyMMpSg0LSxVn9LrDi82mhZ3+2E4aRN R9XWoO95DPCFv7/E/3UDzG2gY4GpnljjA8ledzjBumb+iIlvbqszofcIVzOUeUrvVUko m84Q== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: domain of linux-kernel+bounces-8125-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-8125-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id s76-20020a63774f000000b005c623037c10si1325802pgc.96.2023.12.21.01.47.55 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 21 Dec 2023 01:47:56 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-8125-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; spf=pass (google.com: domain of linux-kernel+bounces-8125-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-8125-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id B337DB20B4E for ; Thu, 21 Dec 2023 09:32:56 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 05C8C4E1A8; Thu, 21 Dec 2023 09:29:20 +0000 (UTC) X-Original-To: linux-kernel@vger.kernel.org Received: from SHSQR01.spreadtrum.com (mx1.unisoc.com [222.66.158.135]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 9EF5647771 for ; Thu, 21 Dec 2023 09:29:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=unisoc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=unisoc.com Received: from dlp.unisoc.com ([10.29.3.86]) by SHSQR01.spreadtrum.com with ESMTP id 3BL9SZV7042635; Thu, 21 Dec 2023 17:28:35 +0800 (+08) (envelope-from Chunyan.Zhang@unisoc.com) Received: from SHDLP.spreadtrum.com (bjmbx02.spreadtrum.com [10.0.64.8]) by dlp.unisoc.com (SkyGuard) with ESMTPS id 4SwlLx5gQHz2PgWHy; Thu, 21 Dec 2023 17:22:17 +0800 (CST) Received: from ubt.spreadtrum.com (10.0.73.88) by BJMBX02.spreadtrum.com (10.0.64.8) with Microsoft SMTP Server (TLS) id 15.0.1497.23; Thu, 21 Dec 2023 17:28:33 +0800 From: Chunyan Zhang To: Rob Herring , Krzysztof Kozlowski , Conor Dooley CC: , Baolin Wang , Orson Zhai , Chunyan Zhang , LKML , Chunyan Zhang Subject: [PATCH 1/3] arm64: dts: sprd: Removed unused clock references from etm nodes Date: Thu, 21 Dec 2023 17:28:22 +0800 Message-ID: <20231221092824.1169453-1-chunyan.zhang@unisoc.com> X-Mailer: git-send-email 2.41.0 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: SHCAS03.spreadtrum.com (10.0.1.207) To BJMBX02.spreadtrum.com (10.0.64.8) X-MAIL:SHSQR01.spreadtrum.com 3BL9SZV7042635 Remove these unused clock references to fix dtbs_check warnings: etm@3f740000: clocks: [[11], [35, 34], [36, 8]] is too long etm@3f740000: clock-names:1: 'atclk' was expected etm@3f740000: clock-names: ['apb_pclk', 'clk_cs', 'cs_src'] is too long Signed-off-by: Chunyan Zhang --- arch/arm64/boot/dts/sprd/ums512.dtsi | 32 ++++++++++++++-------------- 1 file changed, 16 insertions(+), 16 deletions(-) diff --git a/arch/arm64/boot/dts/sprd/ums512.dtsi b/arch/arm64/boot/dts/sprd/ums512.dtsi index 024be594c47d..012b3a4bbe7c 100644 --- a/arch/arm64/boot/dts/sprd/ums512.dtsi +++ b/arch/arm64/boot/dts/sprd/ums512.dtsi @@ -682,8 +682,8 @@ etm0: etm@3f040000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f040000 0 0x1000>; cpu = <&CPU0>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -699,8 +699,8 @@ etm1: etm@3f140000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f140000 0 0x1000>; cpu = <&CPU1>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -716,8 +716,8 @@ etm2: etm@3f240000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f240000 0 0x1000>; cpu = <&CPU2>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -733,8 +733,8 @@ etm3: etm@3f340000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f340000 0 0x1000>; cpu = <&CPU3>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -750,8 +750,8 @@ etm4: etm@3f440000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f440000 0 0x1000>; cpu = <&CPU4>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -767,8 +767,8 @@ etm5: etm@3f540000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f540000 0 0x1000>; cpu = <&CPU5>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -784,8 +784,8 @@ etm6: etm@3f640000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f640000 0 0x1000>; cpu = <&CPU6>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { @@ -801,8 +801,8 @@ etm7: etm@3f740000 { compatible = "arm,coresight-etm4x", "arm,primecell"; reg = <0 0x3f740000 0 0x1000>; cpu = <&CPU7>; - clocks = <&ext_26m>, <&aon_clk CLK_CSSYS>, <&pll2 CLK_TWPLL_512M>; - clock-names = "apb_pclk", "clk_cs", "cs_src"; + clocks = <&ext_26m>; + clock-names = "apb_pclk"; out-ports { port { -- 2.41.0