Received: by 2002:a05:7412:b995:b0:f9:9502:5bb8 with SMTP id it21csp3156434rdb; Tue, 26 Dec 2023 19:35:25 -0800 (PST) X-Google-Smtp-Source: AGHT+IEem/TfA6txtliIU71qyAqYFbtZxt8OCtn5Qu1SAuP1UXfgGVZ/wdVY9W1fskhkEyo8kieS X-Received: by 2002:a05:6870:548d:b0:1fb:34dc:5cfe with SMTP id f13-20020a056870548d00b001fb34dc5cfemr9434320oan.56.1703648125765; Tue, 26 Dec 2023 19:35:25 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1703648125; cv=none; d=google.com; s=arc-20160816; b=STc9vU7aBLxmxlAKgjcsaR73JKmTVXAd261r8sOWxe8dC1UBB39suhwJAB0V4hIyKh l99bNzTqvEDeQ/RfIyJnfNFA6uvDMYlzk2p7Nc+pHQSo5PgclR+Z9s/E0LbUoC505kFN N4r2mswXSQHd+WY6qBTi47sZ+Bsh8NXLDbVPIqlYW6SLiN9zIs9dncwe+Zr0B61OyvrN Y+roshKdufScUWIot0SS67oYi/icDGmAwQd6XLaEMKJk9F0D/5KmQssv7GxUCE9HlzUi uXDOiJx8+u+WC4nzfiOmAVe+/wj3rKBOSNUtun/uk9bFuxfsd4kWRrZ7XjvtmVKN9kY5 5H3g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-unsubscribe:list-subscribe:list-id:precedence:message-id:date :subject:cc:to:from:dkim-signature; bh=IBPhLlEUrcFFzF3MonYYwbzRY+5lcNQKBjMYFt11Q+k=; fh=rUfFx95FJ3aAt/ltkuJCvbwKlyRMome/B6pszI6LOW4=; b=soqrB/zzgpoQKT4f6jXovNTR+7PGpd9hgJfzwhAhhxCpTxfoSQDrYQdF9BxeiFqWB6 oVtMWusfzwd7r9RDm9zq9Fba7yI6RaSPVj1gJY4HQzVsEp0waS7LUG0W8PV4h6yNWUIC e3aGj4UrlURf4GeIchvK6NL6dNY74sLrU/kmh2fHNHUHW0VynI3C8yejx3Hb78f52lmy dodN2QIT8n+zK/i0kwhgySxOBK6dJ+W6zAA5aSW2YFoZojUn91pMn/F/KcEUxDlsWN53 ccCjknL2Oi13vF/xZz3jKfj4cQjkIMw03Susxivcs0VB2zTRFcX73LDB/iDDJmFf5+zw cbSQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=CZk5qCkg; spf=pass (google.com: domain of linux-kernel+bounces-11804-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-11804-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id n11-20020a65450b000000b005c6deead022si10207855pgq.603.2023.12.26.19.35.25 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 26 Dec 2023 19:35:25 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-11804-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=CZk5qCkg; spf=pass (google.com: domain of linux-kernel+bounces-11804-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-11804-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id 4B3EAB2221C for ; Wed, 27 Dec 2023 03:35:20 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 41B892F5B; Wed, 27 Dec 2023 03:35:09 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="CZk5qCkg" X-Original-To: linux-kernel@vger.kernel.org Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 1DDD23C0C; Wed, 27 Dec 2023 03:35:06 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=qualcomm.com Received: from pps.filterd (m0279863.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 3BR2WaoF031104; Wed, 27 Dec 2023 03:35:03 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id; s=qcppdkim1; bh=IBPhLlEUrcFF zF3MonYYwbzRY+5lcNQKBjMYFt11Q+k=; b=CZk5qCkgnzwF02nfH6/2dNWYWpZb TGUr7VOZbwIjAce3JSC+9DirgZYcVNAo3x5c0jV4NNMK60GD3VowxUTfcIqpWj3c GLXs934lDxWRpDwUB/EFOWx0HXHiHt9LnydeA1qwrw5FQi2nFbUZDkqeoS4emEK8 N0Iqg59zuaH8SL6GfmOUT7eKm3WFsHCJMoCfo0OBjSremyHC9em4kUVtKp+Go7WS qBPUyFm0P+FJYlekZNMRlarcC/6VVrqL+k2d5NgdKBtXf8GlZG+qdbldeKTHxUAD Zms50ljTFgijN5a2+JAcP6DF+5zbNmqI3RAU7xjT01KrPPlSKeLUNGuFAg== Received: from aptaippmta02.qualcomm.com (tpe-colo-wan-fw-bordernet.qualcomm.com [103.229.16.4]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3v7s8ua7hk-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Wed, 27 Dec 2023 03:35:03 +0000 (GMT) Received: from pps.filterd (APTAIPPMTA02.qualcomm.com [127.0.0.1]) by APTAIPPMTA02.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTP id 3BR3Z0o3031125; Wed, 27 Dec 2023 03:35:00 GMT Received: from pps.reinject (localhost [127.0.0.1]) by APTAIPPMTA02.qualcomm.com (PPS) with ESMTP id 3v5rmkrva6-1; Wed, 27 Dec 2023 03:35:00 +0000 Received: from APTAIPPMTA02.qualcomm.com (APTAIPPMTA02.qualcomm.com [127.0.0.1]) by pps.reinject (8.17.1.5/8.17.1.5) with ESMTP id 3BR3Z0KI031120; Wed, 27 Dec 2023 03:35:00 GMT Received: from cbsp-sh-gv.qualcomm.com (CBSP-SH-gv.ap.qualcomm.com [10.231.249.68]) by APTAIPPMTA02.qualcomm.com (PPS) with ESMTP id 3BR3Z06s031119; Wed, 27 Dec 2023 03:35:00 +0000 Received: by cbsp-sh-gv.qualcomm.com (Postfix, from userid 4098150) id 3F52656D0; Wed, 27 Dec 2023 11:34:58 +0800 (CST) From: Qiang Yu To: andersson@kernel.org, konrad.dybcio@linaro.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org Cc: linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, quic_cang@quicinc.com, quic_mrana@quicinc.com, quic_qianyu@quicinc.com Subject: [PATCH v2] arm64: dts: qcom: sm8550: Increase supported MSI interrupts. Date: Wed, 27 Dec 2023 11:34:56 +0800 Message-Id: <1703648096-46067-1-git-send-email-quic_qianyu@quicinc.com> X-Mailer: git-send-email 2.7.4 X-QCInternal: smtphost X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: cNJUDYaKBq3auUm04yngxdnUsSdCP6Ea X-Proofpoint-ORIG-GUID: cNJUDYaKBq3auUm04yngxdnUsSdCP6Ea X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.997,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2023-12-09_01,2023-12-07_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 spamscore=0 priorityscore=1501 mlxlogscore=299 impostorscore=0 adultscore=0 clxscore=1015 mlxscore=0 phishscore=0 lowpriorityscore=0 malwarescore=0 suspectscore=0 bulkscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2311290000 definitions=main-2312270025 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: On sm8550, synopsys MSI controller supports 256 MSI interrupts. Hence, enable all GIC interrupts required by MSI controller for PCIe0 and PCIe1. Signed-off-by: Qiang Yu --- v1->v2: make interrupt-names one per line arch/arm64/boot/dts/qcom/sm8550.dtsi | 36 ++++++++++++++++++++++++++++++++---- 1 file changed, 32 insertions(+), 4 deletions(-) diff --git a/arch/arm64/boot/dts/qcom/sm8550.dtsi b/arch/arm64/boot/dts/qcom/sm8550.dtsi index ee1ba5a..3f413cb 100644 --- a/arch/arm64/boot/dts/qcom/sm8550.dtsi +++ b/arch/arm64/boot/dts/qcom/sm8550.dtsi @@ -1713,8 +1713,22 @@ linux,pci-domain = <0>; num-lanes = <2>; - interrupts = ; - interrupt-names = "msi"; + interrupts = , + , + , + , + , + , + , + ; + interrupt-names = "msi0", + "msi1", + "msi2", + "msi3", + "msi4", + "msi5", + "msi6", + "msi7"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0x7>; @@ -1804,8 +1818,22 @@ linux,pci-domain = <1>; num-lanes = <2>; - interrupts = ; - interrupt-names = "msi"; + interrupts = , + , + , + , + , + , + , + ; + interrupt-names = "msi0", + "msi1", + "msi2", + "msi3", + "msi4", + "msi5", + "msi6", + "msi7"; #interrupt-cells = <1>; interrupt-map-mask = <0 0 0 0x7>; -- 2.7.4