Received: by 2002:a05:7412:e794:b0:fa:551:50a7 with SMTP id o20csp2614372rdd; Fri, 12 Jan 2024 15:56:57 -0800 (PST) X-Google-Smtp-Source: AGHT+IGg9BliZtFKYycr9n7XHdE/82sOD+ih3cCpwmtOQrvcUma7Cf+0VRmVCEZY3e3Hhch0JnLd X-Received: by 2002:a05:620a:672:b0:783:5069:e3fc with SMTP id a18-20020a05620a067200b007835069e3fcmr348413qkh.54.1705103816934; Fri, 12 Jan 2024 15:56:56 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1705103816; cv=none; d=google.com; s=arc-20160816; b=BKzH+vpC74QLWu19p7J/WBTVems4Jry36Ky8j5mhfAZgnVb79qqGXy3oNYhc0QOLyb 7U4NRMb6DXO3SQw3qsQwI2sT+cTideZFAEOuYT3RCVVU1iqTuQgSc3Ifl6G3RVfOvsO3 wk9pR4EASmB0wZ6Ym+w889Fyl3KV/uKY6Pcac1fPdjPhHckpJ8DJ7ZwgXMC3nd00fPDF c7M4KdH2695TWUamC6JvXT0HE0g1g3VyiIsjCsHDPKjaEnju62Rma7WXd0RqM15rWps3 bHRhg+cOLIpWU1Qd39Y/YXBeFf8aJRwCLeWIP/Izpk+llCbkdGTOkSM+JbQ/B5wcBVmi UPqQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:list-unsubscribe:list-subscribe:list-id:precedence :subject:date:from:dkim-signature; bh=rEBcVc42XhLbclEOiOTeHrqKkg/yMaKrCrHZS6upbrE=; fh=qPogcCrLsCYBo/9TCOpP+gmFKVDqSFHDtiwHbevqSF8=; b=vaX3xo96N8VWr3TA088X49rxDrELldjvQdpsZli8ZuPP8hmNOoMqTCPtlx0De7M9Eu bWTuDKxos6xV56mht/CQUE0qL5ejzTfKM8ZGmkbm+H4W+AvMX9HIMHp5uP71mCGn9an4 DuQXB5MQm9vJfRA7np08bvDJSbf8SOWvItyQmvwlf2fMX7Knfn7BxOf8uG6gls+MlnD2 adepzfyzIOpMk1WufLMF2FyBm1TSeI7jdq6xB6ILKRB5fL6Z1vxOgpKwYVQMoVXt1Ce6 qYocvx2P986Sqcqw7HjnMnN+/9XPjl2x43UzUSF+JkJreXSGc3k+IiSx+YnXG/AR1m2I 01UA== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@rivosinc-com.20230601.gappssmtp.com header.s=20230601 header.b=PuOQUF4A; spf=pass (google.com: domain of linux-kernel+bounces-25121-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-25121-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [147.75.199.223]) by mx.google.com with ESMTPS id pc36-20020a05620a842400b00781ec4623fbsi3805065qkn.401.2024.01.12.15.56.56 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 12 Jan 2024 15:56:56 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-25121-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) client-ip=147.75.199.223; Authentication-Results: mx.google.com; dkim=pass header.i=@rivosinc-com.20230601.gappssmtp.com header.s=20230601 header.b=PuOQUF4A; spf=pass (google.com: domain of linux-kernel+bounces-25121-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-25121-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id A17841C2286D for ; Fri, 12 Jan 2024 23:56:56 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 3EFA41B26D; Fri, 12 Jan 2024 23:56:28 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=rivosinc-com.20230601.gappssmtp.com header.i=@rivosinc-com.20230601.gappssmtp.com header.b="PuOQUF4A" Received: from mail-pl1-f182.google.com (mail-pl1-f182.google.com [209.85.214.182]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id EC1A61A5BF for ; Fri, 12 Jan 2024 23:56:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=rivosinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=rivosinc.com Received: by mail-pl1-f182.google.com with SMTP id d9443c01a7336-1d3e05abcaeso50804195ad.1 for ; Fri, 12 Jan 2024 15:56:25 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20230601.gappssmtp.com; s=20230601; t=1705103785; x=1705708585; darn=vger.kernel.org; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:from:to:cc:subject:date:message-id :reply-to; bh=rEBcVc42XhLbclEOiOTeHrqKkg/yMaKrCrHZS6upbrE=; b=PuOQUF4AJD7+KafeAsSxhpKUyYK7t6UWeME/pXneBCX6ojv/HZ+cmWWu0F50Yd3s7c K8cVdhoSFFw8bmRUwp4d872XWunUUNy5KDtrVnBz808YJ0nxIaScampqMavlhPYBlbAl yRORTgj9R4dFY408jqf1N3oyGTBrFYtF0kASRvdzkZgtVsXo7hdQRscc8F+NvSJnF5Te mo277vhfUQIQuQwRZe+Dsu67gKy7cM1PXuFsTv2VuKZPyLA9zJSSYloznQBwiztZJVIX tVxgJMIZzfv6A2NcE3FIs3I7YMHHHCmWV1tvIuR5HKvAV2zTdQpQvnSucb+RSTqNrNX4 sKIw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1705103785; x=1705708585; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:subject:date:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=rEBcVc42XhLbclEOiOTeHrqKkg/yMaKrCrHZS6upbrE=; b=LySVNbWFtjBz9hUTdlFYFlma3c83bY850mCGsZOP6gN5DJWEz9vRUEl5HZulWVDAkD rGr6JBIEAdJXTARrD7zMlz4RrwIDt/3LXjpuJFBGYKCAeC8oFt0jd/rCMkptoQh4v/Ip rdLilCWfpn6x0dijXarDESYsVRYPIN2my8SqIQlmvv3/7rjxzYxrTYdyht9HFNgBuqwE u4fbkLN6HPmXuHxav6O1vlt8zNMcmgVLGSrZeEBFDz7h/y3DBgrWtPXnMf41H8VSzg8T tAzt7TffOj7D5NLpTZ6I1gUbKjRMANNQWWhKW9/79qGOVJQLSG47ICPQZJ321n8Z5Vqz BtlQ== X-Gm-Message-State: AOJu0YywRbFfwjoi4iXqvUrgMPoZ2grf9Lu0DCLgssRba0mJD6oc5lLx pb2+8DqjkVL4dqFaBHN5brEr/rKMlX2meg== X-Received: by 2002:a17:90a:39ce:b0:28c:b190:7f85 with SMTP id k14-20020a17090a39ce00b0028cb1907f85mr1693150pjf.13.1705103785134; Fri, 12 Jan 2024 15:56:25 -0800 (PST) Received: from charlie.ba.rivosinc.com ([64.71.180.162]) by smtp.gmail.com with ESMTPSA id jc14-20020a17090325ce00b001d3b3ac2d7bsm3725537plb.245.2024.01.12.15.56.23 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 12 Jan 2024 15:56:24 -0800 (PST) From: Charlie Jenkins Date: Fri, 12 Jan 2024 15:56:21 -0800 Subject: [PATCH v7 2/2] documentation: Document PR_RISCV_SET_ICACHE_FLUSH_CTX prctl Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20240112-fencei-v7-2-78f0614e1db0@rivosinc.com> References: <20240112-fencei-v7-0-78f0614e1db0@rivosinc.com> In-Reply-To: <20240112-fencei-v7-0-78f0614e1db0@rivosinc.com> To: Paul Walmsley , Palmer Dabbelt , Albert Ou , Jonathan Corbet , Conor Dooley , =?utf-8?q?Cl=C3=A9ment_L=C3=A9ger?= , Atish Patra , Randy Dunlap Cc: linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux-doc@vger.kernel.org, Charlie Jenkins , Atish Patra X-Mailer: b4 0.12.3 X-Developer-Signature: v=1; a=ed25519-sha256; t=1705103781; l=3833; i=charlie@rivosinc.com; s=20231120; h=from:subject:message-id; bh=K6GU1jCnXJT3SY9+VUk3ZVtE1kDzv2SIhv7zwH/+BBM=; b=IIwtYnkypsYDf9+vi3bTkqQxfW18T9+8GE7LkRi/XsBDie8HMeanSj33rnURU6I++o2xxUcr+ RMM+6s5z2kOCPBLVFCEEsc9wRzO3ABlP9+RAZmyIWBEBaj1qTOBw6p7 X-Developer-Key: i=charlie@rivosinc.com; a=ed25519; pk=t4RSWpMV1q5lf/NWIeR9z58bcje60/dbtxxmoSfBEcs= Provide documentation that explains how to properly do CMODX in riscv. Signed-off-by: Charlie Jenkins Reviewed-by: Atish Patra --- Documentation/arch/riscv/cmodx.rst | 88 ++++++++++++++++++++++++++++++++++++++ Documentation/arch/riscv/index.rst | 1 + 2 files changed, 89 insertions(+) diff --git a/Documentation/arch/riscv/cmodx.rst b/Documentation/arch/riscv/cmodx.rst new file mode 100644 index 000000000000..7ae8ababa039 --- /dev/null +++ b/Documentation/arch/riscv/cmodx.rst @@ -0,0 +1,88 @@ +.. SPDX-License-Identifier: GPL-2.0 + +============================================================================== +Concurrent Modification and Execution of Instructions (CMODX) for RISC-V Linux +============================================================================== + +CMODX is a programming technique where a program executes instructions that were +modified by the program itself. Instruction storage and the instruction cache +(icache) are not guaranteed to be synchronized on RISC-V hardware. Therefore, the +program must enforce its own synchronization with the unprivileged fence.i +instruction. + +However, the default Linux ABI prohibits the use of fence.i in userspace +applications. At any point the scheduler may migrate a task onto a new hart. If +migration occurs after the userspace synchronized the icache and instruction +storage with fence.i, the icache will no longer be clean. This is due to the +behavior of fence.i only affecting the hart that it is called on. Thus, the hart +that the task has been migrated to may not have synchronized instruction storage +and icache. + +There are two ways to solve this problem: use the riscv_flush_icache() syscall, +or use the ``PR_RISCV_SET_ICACHE_FLUSH_CTX`` prctl() and emit fence.i in +userspace. The syscall performs a one-off icache flushing operation. The prctl +changes the Linux ABI to allow userspace to emit icache flushing operations. + +prctl() Interface +--------------------- + +Call prctl() with ``PR_RISCV_SET_ICACHE_FLUSH_CTX`` as the first argument. The +remaining arguments will be delegated to the riscv_set_icache_flush_ctx +function detailed below. + +.. kernel-doc:: arch/riscv/mm/cacheflush.c + :identifiers: riscv_set_icache_flush_ctx + +Example usage: + +The following files are meant to be compiled and linked with each other. The +modify_instruction() function replaces an add with 0 with an add with one, +causing the instruction sequence in get_value() to change from returning a zero +to returning a one. + +cmodx.c:: + + #include + #include + + extern int get_value(); + extern void modify_instruction(); + + int main() + { + int value = get_value(); + printf("Value before cmodx: %d\n", value); + + // Call prctl before first fence.i is called inside modify_instruction + prctl(PR_RISCV_SET_ICACHE_FLUSH_CTX_ON, PR_RISCV_CTX_SW_FENCEI, PR_RISCV_SCOPE_PER_PROCESS); + modify_instruction(); + + value = get_value(); + printf("Value after cmodx: %d\n", value); + return 0; + } + +cmodx.S:: + + .option norvc + + .text + .global modify_instruction + modify_instruction: + lw a0, new_insn + lui a5,%hi(old_insn) + sw a0,%lo(old_insn)(a5) + fence.i + ret + + .section modifiable, "awx" + .global get_value + get_value: + li a0, 0 + old_insn: + addi a0, a0, 0 + ret + + .data + new_insn: + addi a0, a0, 1 diff --git a/Documentation/arch/riscv/index.rst b/Documentation/arch/riscv/index.rst index 4dab0cb4b900..eecf347ce849 100644 --- a/Documentation/arch/riscv/index.rst +++ b/Documentation/arch/riscv/index.rst @@ -13,6 +13,7 @@ RISC-V architecture patch-acceptance uabi vector + cmodx features -- 2.43.0