Received: by 2002:a05:7412:9c07:b0:fa:6e18:a558 with SMTP id lr7csp338490rdb; Sat, 27 Jan 2024 08:31:39 -0800 (PST) X-Google-Smtp-Source: AGHT+IEUdVWJVSGYsuIxokVFtf6ETxu1HLxDG7RSfVdMnH12PcAfmSR0x27mbVm6csvpt7cRKgjk X-Received: by 2002:a05:6402:1614:b0:55d:31c3:8c2b with SMTP id f20-20020a056402161400b0055d31c38c2bmr1064283edv.18.1706373099516; Sat, 27 Jan 2024 08:31:39 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1706373099; cv=pass; d=google.com; s=arc-20160816; b=bnFB9xvohCQt+d2hnrTwT4QfLW/G/8DV73fXxc37xQyJiIcFkVDW0jAvBXf2Fyu2lQ fhqGi93liOPj85NqFihElxFQjCOGOxm4/IItXTjw4x26hc7poHXYV06ZaG19TM4JJ3RW ugNc4NBdUu0fdsogw4YLByySaOIzmhIB5VuY1KM6ENGSECF8t7N+oJPqFHTRSeb0YnhW E1hrkZk5mTkL0RjOaze7NLwa8lnV7V5Qk5xoykQHv4kY7ogNUbbmuEFj4e/mRo29JQmZ a8gxvos/4Y/SJw0OKwjsY/rZJv15gqUg2qt5Bm/utzJQMw+3bv5E3TWI3vt0pl9lq22p oWqw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; fh=Yc3QX4Na9co5bajdmdhvc9flO8wVH654MXfUysJ2l1U=; b=ha80/FGZnCqNu6FZTWb0lMPQrY/lIuPhZ7SgQdF+ZqndCjvIknlEMmnyRFG1p48edR Sk6eVMbETpdSaM8+qJZ96Tmzp5DDNmZTxDACOcBBf6BHk2gCfbeRz6T0lpXvS7wQ4z92 qYQ1zohN5lCSi85dDVeoKRgutIHmSIekU6HzBG+0/Eyal5MVLxlFPahLYHZ4FIo0TUwc q6wdtLXQNkzKDfK0sTFSoHTOotpeaw//hR0RtIrpBg1GdjH7BlX8K4/ZzFERuNQ724Ff OgixC/4nJRFCHZarNneAONTeluL3a8ITXl5IcHDOyHyXOy5NKEtED/M9lkicKEGSS3rw TeVg== ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=GZk64Bx9; arc=pass (i=1 spf=pass spfdomain=ventanamicro.com dkim=pass dkdomain=ventanamicro.com); spf=pass (google.com: domain of linux-kernel+bounces-41295-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-41295-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [147.75.80.249]) by mx.google.com with ESMTPS id r20-20020a056402035400b005598e3dc49bsi1714051edw.440.2024.01.27.08.31.39 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 27 Jan 2024 08:31:39 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-41295-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) client-ip=147.75.80.249; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=GZk64Bx9; arc=pass (i=1 spf=pass spfdomain=ventanamicro.com dkim=pass dkdomain=ventanamicro.com); spf=pass (google.com: domain of linux-kernel+bounces-41295-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-41295-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 19B651F237A3 for ; Sat, 27 Jan 2024 16:24:47 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 9F74E2E83F; Sat, 27 Jan 2024 16:20:21 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=ventanamicro.com header.i=@ventanamicro.com header.b="GZk64Bx9" Received: from mail-pj1-f44.google.com (mail-pj1-f44.google.com [209.85.216.44]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 19870604A6 for ; Sat, 27 Jan 2024 16:20:18 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.216.44 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1706372420; cv=none; b=L5p3LXJehtD3B8LuTWbApng9OmY9rVanWJEKBiyegeMPoxWECn9XO/KSXd7zpbVs35D1vBD7fxJmW436tUefWJkbT57QTEKvRAy8V22EcBjhS7zPKWWwboJ+g/uNqOmrYoZhcg0fDNd0edQ2dLTLMNFRFw2oW+xnaPn8on7Y+1o= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1706372420; c=relaxed/simple; bh=jfIN/pcCHIYUwTKSnAftZNZTi0SqfybRlaj0H3DRCQo=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=mcXrT7Be7uIg5uzYEEVxwo0lCC0UCKN24pUP33om0T6vgDkQrJ6ofD4XaIs/RkeyJDt8cdLj2rZT6URxZ/I2W3+SdrTUh2i9J+QJQ0g1dz/pXt1O2p9T5mfNgCj04R4J2hUknWC2BCvn0XoUtUcvnsPbUc6LpmfuUUBTlMcdKnI= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=ventanamicro.com; spf=pass smtp.mailfrom=ventanamicro.com; dkim=pass (2048-bit key) header.d=ventanamicro.com header.i=@ventanamicro.com header.b=GZk64Bx9; arc=none smtp.client-ip=209.85.216.44 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=ventanamicro.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=ventanamicro.com Received: by mail-pj1-f44.google.com with SMTP id 98e67ed59e1d1-29065efa06fso1322417a91.1 for ; Sat, 27 Jan 2024 08:20:18 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1706372418; x=1706977218; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=GZk64Bx9oYEuMOyWXDZ6MwzR09tiWNHxZ+zfQZVZCqc4Qdh3sFb7K+l7Bjb4YGjulM N+TIE8skXQa9GCwKx/H0L2V4Avut/rRvFwM4tvpzH1rJ+7ldJtFlggxRZru4LbmJzlRQ LIlnKv7dmAVGXO78hNT35IcppBbNWGLvkc53ZuX8WHk5ZU70oC6aMk7SoNFITRWYHCd8 Ajt/8rMvcOH8FxiNBy2zfROlJopdz//mocq1nCATIn9oWIDZG9v6wQmBL+XisjxTDkeb l6M9aC43HKSFIO5y3YpdPzE6hBelhFaR8TNf9EDJVlz4Uh2CbxnTnQT9nq9Yyrcu1vbU 0YtQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1706372418; x=1706977218; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=b9Wjb3WARL65IqxgnHug3AH9rq8YwY4NP8fB9YMYHjqQUqxDM3tFfQl8xh1DMiI9fB Hk+0G2AHNfHMafx6EnVOvojJidDBABHUZNUSTa/qevpc1qEfx87M5aRdZZNoJYjoQiZs 53FPfy56khQRVguM8XApWqk9InLjktcqlUrg5Aqe9Akow90ABxsxeqjAZbUE5jYJE8i1 C4i3PGvJSHWkw2LMELW9HuyUjvJx0YtgKe39epPVmF/OLbZfWfP7hDkxK2zoG8fDcH+L Hj/c0MRbNz+K/Lrz2AeKzGRXrOxjO6Ed0aT/bIps4WD1sU2qZoY5SXiMhbYyJFDZQpNG W0hg== X-Gm-Message-State: AOJu0YzdWp4AzAh0uvTkUTfeGkLpS1F+slT34dWq1GBRwnV+nW4nWJNy X8ZHcPxfpHWzigjGhBLYOxBwJg9O9owpxfWKuk3olqGaOkV/XqTM5jAZunaf80Y= X-Received: by 2002:a17:90a:ce01:b0:295:26e1:bdc8 with SMTP id f1-20020a17090ace0100b0029526e1bdc8mr915029pju.35.1706372418317; Sat, 27 Jan 2024 08:20:18 -0800 (PST) Received: from anup-ubuntu-vm.localdomain ([171.76.86.17]) by smtp.gmail.com with ESMTPSA id d11-20020a17090ac24b00b00290f8c708d0sm5091620pjx.57.2024.01.27.08.20.12 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 27 Jan 2024 08:20:17 -0800 (PST) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Marc Zyngier , =?UTF-8?q?Bj=C3=B6rn=20T=C3=B6pel?= , Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel , Conor Dooley Subject: [PATCH v12 21/25] dt-bindings: interrupt-controller: Add RISC-V advanced PLIC Date: Sat, 27 Jan 2024 21:47:49 +0530 Message-Id: <20240127161753.114685-22-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240127161753.114685-1-apatel@ventanamicro.com> References: <20240127161753.114685-1-apatel@ventanamicro.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit We add DT bindings document for RISC-V advanced platform level interrupt controller (APLIC) defined by the RISC-V advanced interrupt architecture (AIA) specification. Signed-off-by: Anup Patel Reviewed-by: Conor Dooley --- .../interrupt-controller/riscv,aplic.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml new file mode 100644 index 000000000000..190a6499c932 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/riscv,aplic.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V Advanced Platform Level Interrupt Controller (APLIC) + +maintainers: + - Anup Patel + +description: + The RISC-V advanced interrupt architecture (AIA) defines an advanced + platform level interrupt controller (APLIC) for handling wired interrupts + in a RISC-V platform. The RISC-V AIA specification can be found at + https://github.com/riscv/riscv-aia. + + The RISC-V APLIC is implemented as hierarchical APLIC domains where all + interrupt sources connect to the root APLIC domain and a parent APLIC + domain can delegate interrupt sources to it's child APLIC domains. There + is one device tree node for each APLIC domain. + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + +properties: + compatible: + items: + - enum: + - qemu,aplic + - const: riscv,aplic + + reg: + maxItems: 1 + + interrupt-controller: true + + "#interrupt-cells": + const: 2 + + interrupts-extended: + minItems: 1 + maxItems: 16384 + description: + Given APLIC domain directly injects external interrupts to a set of + RISC-V HARTS (or CPUs). Each node pointed to should be a riscv,cpu-intc + node, which has a CPU node (i.e. RISC-V HART) as parent. + + msi-parent: + description: + Given APLIC domain forwards wired interrupts as MSIs to a AIA incoming + message signaled interrupt controller (IMSIC). If both "msi-parent" and + "interrupts-extended" properties are present then it means the APLIC + domain supports both MSI mode and Direct mode in HW. In this case, the + APLIC driver has to choose between MSI mode or Direct mode. + + riscv,num-sources: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 1 + maximum: 1023 + description: + Specifies the number of wired interrupt sources supported by this + APLIC domain. + + riscv,children: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + maxItems: 1 + description: + A list of child APLIC domains for the given APLIC domain. Each child + APLIC domain is assigned a child index in increasing order, with the + first child APLIC domain assigned child index 0. The APLIC domain child + index is used by firmware to delegate interrupts from the given APLIC + domain to a particular child APLIC domain. + + riscv,delegation: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + items: + - description: child APLIC domain phandle + - description: first interrupt number of the parent APLIC domain (inclusive) + - description: last interrupt number of the parent APLIC domain (inclusive) + description: + A interrupt delegation list where each entry is a triple consisting + of child APLIC domain phandle, first interrupt number of the parent + APLIC domain, and last interrupt number of the parent APLIC domain. + Firmware must configure interrupt delegation registers based on + interrupt delegation list. + +dependencies: + riscv,delegation: [ "riscv,children" ] + +required: + - compatible + - reg + - interrupt-controller + - "#interrupt-cells" + - riscv,num-sources + +anyOf: + - required: + - interrupts-extended + - required: + - msi-parent + +unevaluatedProperties: false + +examples: + - | + // Example 1 (APLIC domains directly injecting interrupt to HARTs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 11>, + <&cpu2_intc 11>, + <&cpu3_intc 11>, + <&cpu4_intc 11>; + reg = <0xc000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic1>, <&aplic2>; + riscv,delegation = <&aplic1 1 63>; + }; + + aplic1: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 9>, + <&cpu2_intc 9>; + reg = <0xd000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + aplic2: interrupt-controller@e000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu3_intc 9>, + <&cpu4_intc 9>; + reg = <0xe000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + - | + // Example 2 (APLIC domains forwarding interrupts as MSIs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_mlevel>; + reg = <0xc000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic3>; + riscv,delegation = <&aplic3 1 63>; + }; + + aplic3: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_slevel>; + reg = <0xd000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; +... -- 2.34.1