Received: by 2002:a05:7412:cfc7:b0:fc:a2b0:25d7 with SMTP id by7csp1546749rdb; Mon, 19 Feb 2024 22:10:02 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCU68K9AQlkurDAPRDjbhXSyEHpfBdP4CgKlO5nzVKULIztu+/GKl0SgKdRHV6QmE109socoGIIDOJrHC0qGvrZt7u8lD1E4PLZdxWFeUA== X-Google-Smtp-Source: AGHT+IH8ZXW72xAkh/J4rWkhvpILXEeZGL6d2JQE6YSdznBiIbFLEzIEsgWF24NnG43zeaad4eT+ X-Received: by 2002:a0c:ca92:0:b0:68e:facf:fe4 with SMTP id a18-20020a0cca92000000b0068efacf0fe4mr16528393qvk.22.1708409401842; Mon, 19 Feb 2024 22:10:01 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1708409401; cv=pass; d=google.com; s=arc-20160816; b=c1IumO9eMryYE/WeMrrUUcly+1+5k7MVKmuNsf1EYhb9JkFPCAMRKxdpFxHNIp0onb qaqM6ZyNoRIlrB4leJwypwmD0BJhzP2cR9TAUapoqBK26xSLOGfERbbIT/Pvnbc7fJtI u3pZe6lK3yvAOEVM+cugT2RIYt2/SYlbMNQg6EuE6VQ9bV0/1Mro/FGs4sf6b77ykHZC jR2dCMoNlRhyv1K3UdK/zE2en5O5PCm+rkDjydUIRaf4j/T0pRh4L7qp5RK4pgaZlNAM XYu8TpiO96NGt1JFowR89b5mtnKh+o7wfspxLdJQTGnybyfx9Fo12fwheSM3Ailudbum 0wEg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; fh=gya55E2tVTP/6LvsDCbaJM9gBMUj7xprICGiOfoq6kE=; b=xEbgKwV2pgWt4skegfBGl0HtWXBgHL5rueMg0Juyb6YQp7GoT05PASs63IUXPX1A8K ag0L9NJl0gg5kBP/AuEh5agrN6FT2rFC4jQHhCuugoXSnVX8pRPoRdFp92JqGtX6gEnb Xz3NnkafPZ4e5vzWKQnYrreTXkzHN1DUFo7yjwhBJiJRxu0BYGb/jZnz0Z9Waa8UsaWA hLrzh7aLeDNWqYBa9YWd2TB4Hx6UzwzGkmof39jGkbeXxLLgVDgjRqYANTAeNHJlpXSv n8Oz+h4Nbc9Y1a3dfraK3W0Lt9a+5kZZXT+DV8qV9YjiwJAWFEDbumayeV7+HhIQg457 1OXw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=L8PrZ812; arc=pass (i=1 spf=pass spfdomain=ventanamicro.com dkim=pass dkdomain=ventanamicro.com); spf=pass (google.com: domain of linux-kernel+bounces-72384-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-72384-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [147.75.199.223]) by mx.google.com with ESMTPS id m8-20020a0562141bc800b0068f70cd6be1si3688572qvc.424.2024.02.19.22.10.01 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 19 Feb 2024 22:10:01 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-72384-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) client-ip=147.75.199.223; Authentication-Results: mx.google.com; dkim=pass header.i=@ventanamicro.com header.s=google header.b=L8PrZ812; arc=pass (i=1 spf=pass spfdomain=ventanamicro.com dkim=pass dkdomain=ventanamicro.com); spf=pass (google.com: domain of linux-kernel+bounces-72384-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-72384-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id 810A71C21AEB for ; Tue, 20 Feb 2024 06:10:01 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id D70985A10A; Tue, 20 Feb 2024 06:08:42 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=ventanamicro.com header.i=@ventanamicro.com header.b="L8PrZ812" Received: from mail-pl1-f180.google.com (mail-pl1-f180.google.com [209.85.214.180]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 3E3245A119 for ; Tue, 20 Feb 2024 06:08:40 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.180 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708409321; cv=none; b=Hi9ZkQHQtFmfOrAn0Imq7Oqq6b8QvMrtegb1AsmpVxcwSubIgBuD2f8uZVeRFJbjgswRFYNWDclTI1d+t/l16NojsFFyRQY6BamiBT577VKSG8MbdWYV7fXCHYNTMnRmAsVQs2NYhDCoXkAUXaD31MMAaWKWkkepbcVln7b47QY= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708409321; c=relaxed/simple; bh=jfIN/pcCHIYUwTKSnAftZNZTi0SqfybRlaj0H3DRCQo=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=VlGAyNKe06Eh2Y00hg87tdlb6rql9L1rcheK67+L7FZdjxQssQDP1oay3KlhWLv55ZMkUqvUOEuFArOK4pYCURw9WbCPkdK9gu6RvC2tE71knWLCDgHGMLyivWXDg9qbPkKNaeVh34f7O2Hh3RyOkCB9N4RTo3L+Fdx/INXmTkA= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=ventanamicro.com; spf=pass smtp.mailfrom=ventanamicro.com; dkim=pass (2048-bit key) header.d=ventanamicro.com header.i=@ventanamicro.com header.b=L8PrZ812; arc=none smtp.client-ip=209.85.214.180 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=ventanamicro.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=ventanamicro.com Received: by mail-pl1-f180.google.com with SMTP id d9443c01a7336-1dc0d11d1b7so7906685ad.2 for ; Mon, 19 Feb 2024 22:08:40 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ventanamicro.com; s=google; t=1708409319; x=1709014119; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=L8PrZ812j8NhMZld+Bn7RusX7cqlmaEUZE8ARSPecIQhD2anhIuh8kOFzms+lZeqIs mBGMLyHnS9Fb7AfKCPv1uv8mPjYw18IPuR8jlpLfEsecWl6HbP3IKtaqI222PVnCQort /mEC40dxcNYSy0ZzcSrI7UKlZsm3f+5PRkFuygf9mAhScYrNX1FTt4Bl6cB0WNB9k5Dr BbIzXnfQ3O7J8zgNJYluFC/P6bcS39alQnq25ZpySMT9Ys01hb6OVrJ6E5cWwsafQKGS wrDynBbGlkW61HOu3ZOQmekOWTtisHJ2FogySHznlEWWtiSNuNzI2oLGhCVKNjK09lsl v/Uw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1708409319; x=1709014119; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=TYQsgV6mmNiNxm7fkk00HaM0IkP9BeYIjrigTOut9Eg=; b=hhf5u/5J9yD9Udfp8gqvVvmxQ49LeRIrnnC8HLSaiR/SN5XuTBW7BdvZ6TFRzmJMnK 4N+ik941pGAGGA1jzVFWktI+uJsHi8uo+dFpfTA0vnbuYB8hDv/3VBgSfpM3H0PryDvh 35sWoOkvWzmJc4muAHTbLDFT1TONb6GlhJlLjpB8MtU1D8AY4oGR+oJ4po5eYkl00Ck0 olUoUUrBCpPOBP0NxQyxLAbC7GvS56bGRkkOzg7qhgJq2klwXyRGBcDg54H/J8kFdDu7 oPQfTgNT7+1JxwhzWQdb9wZkEg5nwf9tkVBT8wOJ11EA9QFjprRYVhdqy1imTZOsVe3S EzwQ== X-Forwarded-Encrypted: i=1; AJvYcCWsKjjpm5tL/Q+2RFBKW91atXmsUwuWZowm+4JWSWX+Vhb1983Jb2Wu/CwYnIRi73727VoDxdHRXC9gdE3q39BLqjdXhhVfpkYrIqEN X-Gm-Message-State: AOJu0YzxZb2MgxknFwv3n4XKxjWk6e6XnM9TB7yCftL0ZbYHpeFFhObf eMopXkr3xKwfesvtPH9e9eFRjCMDBCWkVxQ8nBxUHuaM8XgGHsFwZbN8YpHFUBQ= X-Received: by 2002:a17:903:32cd:b0:1dc:f25:e9e8 with SMTP id i13-20020a17090332cd00b001dc0f25e9e8mr2507315plr.4.1708409319450; Mon, 19 Feb 2024 22:08:39 -0800 (PST) Received: from anup-ubuntu-vm.localdomain ([171.76.80.86]) by smtp.gmail.com with ESMTPSA id j6-20020a17090276c600b001db4c89aea5sm5368114plt.158.2024.02.19.22.08.34 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 19 Feb 2024 22:08:39 -0800 (PST) From: Anup Patel To: Palmer Dabbelt , Paul Walmsley , Thomas Gleixner , Rob Herring , Krzysztof Kozlowski , Frank Rowand , Conor Dooley Cc: Marc Zyngier , =?UTF-8?q?Bj=C3=B6rn=20T=C3=B6pel?= , Atish Patra , Andrew Jones , Sunil V L , Saravana Kannan , Anup Patel , linux-riscv@lists.infradead.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, Anup Patel , Conor Dooley Subject: [PATCH v13 09/13] dt-bindings: interrupt-controller: Add RISC-V advanced PLIC Date: Tue, 20 Feb 2024 11:37:14 +0530 Message-Id: <20240220060718.823229-10-apatel@ventanamicro.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240220060718.823229-1-apatel@ventanamicro.com> References: <20240220060718.823229-1-apatel@ventanamicro.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit We add DT bindings document for RISC-V advanced platform level interrupt controller (APLIC) defined by the RISC-V advanced interrupt architecture (AIA) specification. Signed-off-by: Anup Patel Reviewed-by: Conor Dooley --- .../interrupt-controller/riscv,aplic.yaml | 172 ++++++++++++++++++ 1 file changed, 172 insertions(+) create mode 100644 Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml diff --git a/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml new file mode 100644 index 000000000000..190a6499c932 --- /dev/null +++ b/Documentation/devicetree/bindings/interrupt-controller/riscv,aplic.yaml @@ -0,0 +1,172 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/interrupt-controller/riscv,aplic.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V Advanced Platform Level Interrupt Controller (APLIC) + +maintainers: + - Anup Patel + +description: + The RISC-V advanced interrupt architecture (AIA) defines an advanced + platform level interrupt controller (APLIC) for handling wired interrupts + in a RISC-V platform. The RISC-V AIA specification can be found at + https://github.com/riscv/riscv-aia. + + The RISC-V APLIC is implemented as hierarchical APLIC domains where all + interrupt sources connect to the root APLIC domain and a parent APLIC + domain can delegate interrupt sources to it's child APLIC domains. There + is one device tree node for each APLIC domain. + +allOf: + - $ref: /schemas/interrupt-controller.yaml# + +properties: + compatible: + items: + - enum: + - qemu,aplic + - const: riscv,aplic + + reg: + maxItems: 1 + + interrupt-controller: true + + "#interrupt-cells": + const: 2 + + interrupts-extended: + minItems: 1 + maxItems: 16384 + description: + Given APLIC domain directly injects external interrupts to a set of + RISC-V HARTS (or CPUs). Each node pointed to should be a riscv,cpu-intc + node, which has a CPU node (i.e. RISC-V HART) as parent. + + msi-parent: + description: + Given APLIC domain forwards wired interrupts as MSIs to a AIA incoming + message signaled interrupt controller (IMSIC). If both "msi-parent" and + "interrupts-extended" properties are present then it means the APLIC + domain supports both MSI mode and Direct mode in HW. In this case, the + APLIC driver has to choose between MSI mode or Direct mode. + + riscv,num-sources: + $ref: /schemas/types.yaml#/definitions/uint32 + minimum: 1 + maximum: 1023 + description: + Specifies the number of wired interrupt sources supported by this + APLIC domain. + + riscv,children: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + maxItems: 1 + description: + A list of child APLIC domains for the given APLIC domain. Each child + APLIC domain is assigned a child index in increasing order, with the + first child APLIC domain assigned child index 0. The APLIC domain child + index is used by firmware to delegate interrupts from the given APLIC + domain to a particular child APLIC domain. + + riscv,delegation: + $ref: /schemas/types.yaml#/definitions/phandle-array + minItems: 1 + maxItems: 1024 + items: + items: + - description: child APLIC domain phandle + - description: first interrupt number of the parent APLIC domain (inclusive) + - description: last interrupt number of the parent APLIC domain (inclusive) + description: + A interrupt delegation list where each entry is a triple consisting + of child APLIC domain phandle, first interrupt number of the parent + APLIC domain, and last interrupt number of the parent APLIC domain. + Firmware must configure interrupt delegation registers based on + interrupt delegation list. + +dependencies: + riscv,delegation: [ "riscv,children" ] + +required: + - compatible + - reg + - interrupt-controller + - "#interrupt-cells" + - riscv,num-sources + +anyOf: + - required: + - interrupts-extended + - required: + - msi-parent + +unevaluatedProperties: false + +examples: + - | + // Example 1 (APLIC domains directly injecting interrupt to HARTs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 11>, + <&cpu2_intc 11>, + <&cpu3_intc 11>, + <&cpu4_intc 11>; + reg = <0xc000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic1>, <&aplic2>; + riscv,delegation = <&aplic1 1 63>; + }; + + aplic1: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu1_intc 9>, + <&cpu2_intc 9>; + reg = <0xd000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + aplic2: interrupt-controller@e000000 { + compatible = "qemu,aplic", "riscv,aplic"; + interrupts-extended = <&cpu3_intc 9>, + <&cpu4_intc 9>; + reg = <0xe000000 0x4080>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; + + - | + // Example 2 (APLIC domains forwarding interrupts as MSIs): + + interrupt-controller@c000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_mlevel>; + reg = <0xc000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + riscv,children = <&aplic3>; + riscv,delegation = <&aplic3 1 63>; + }; + + aplic3: interrupt-controller@d000000 { + compatible = "qemu,aplic", "riscv,aplic"; + msi-parent = <&imsic_slevel>; + reg = <0xd000000 0x4000>; + interrupt-controller; + #interrupt-cells = <2>; + riscv,num-sources = <63>; + }; +... -- 2.34.1