Received: by 2002:a05:7412:798b:b0:fc:a2b0:25d7 with SMTP id fb11csp851280rdb; Fri, 23 Feb 2024 01:51:07 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCVAiAK1HNXTK8Z3LQ5z9NyzhjP8W7kcul2LnxFqquk+kGZdRC/ZQst2hGczxNoAqrzMcPwlogvlA7K1dfIJZkPkjhS9t+wU/vyTkj4+fg== X-Google-Smtp-Source: AGHT+IEtYZAiWugI8G0T1MsFFjtSzUkx8aqGwtox8c5svQK4WZg4cAN+4JlcWtespHdguFtQBudO X-Received: by 2002:a05:6a20:9f86:b0:19e:6ea7:dfb with SMTP id mm6-20020a056a209f8600b0019e6ea70dfbmr8369115pzb.28.1708681867334; Fri, 23 Feb 2024 01:51:07 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1708681867; cv=pass; d=google.com; s=arc-20160816; b=xJ6R6WfALv+SWAZPYAbV/ueV5EHGXun/m6IOJjIooFuhVtZKL6xTdota6kr41/zlQn /1aqAe0q84WdrRVUjgrnkhXp/ZPGdfoM0Gua8VvZDaxz3h0mN7wjy7FNTwPIJ7kxV3gq augwoALJNv/CSCmTET/vqRctpbr3Dypa/ijNY4436HYKCN2coFW5U3C9e1CDzanghpBe k0CkgT7/YwHzxUS/M03nkIrkBNBJAYUeEZg3zyeYzffS4sCt3j5h7fcZk1nZM+5qsPgP 5i5m67x5puht4QlZOE6JOZX+FVo55UFiZkOm+Bzg2OLwjxT1xlXkelSqF1CRkTksXukq mapA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:precedence:robot-unsubscribe:robot-id :message-id:mime-version:list-unsubscribe:list-subscribe:list-id :precedence:references:in-reply-to:cc:subject:to:reply-to:sender :from:dkim-signature:dkim-signature:date; bh=yliOwDKgxVKyXOR3dJiBLIsg9Fm+gub39pL3agee2lQ=; fh=546OEPtoZUYjWwSPOd/hX3L3p6biPmSjgTUnSRYaJpA=; b=x6mHfaANaNl1ie28Oj30T8nCC4LbYQlOJlCCnRxjjdgjt1E7UuxP+/lhr+fr01Tv9C FraDIX8ILV/FD5mZWdFQY9Dtnz67arY7ie6C9W48HaA9a6hghDn0i8ZQN+4QlT35wfY4 HtnRVqfBDqjZuIVrMnHcp2r9pRV6MRvqhd0mTdKUSgdi0h+5dNzYXfFiXRaqkOBaEC/j Zt3O1dBmnwK+LaBKvA9NzZVNBJb8AsgjUcgu1o7rd8Ri1d6Mqjvg79RU1T2uNWt3obJz /ww3QTYMwTDTiwZsdSjK/j+kTZmTpMrVZRTXNiqrl+OXkOedCHrFsmgEss4OZqFPcXNP uz3w==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="Gg/PoHNF"; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; arc=pass (i=1 spf=pass spfdomain=linutronix.de dkim=pass dkdomain=linutronix.de dmarc=pass fromdomain=linutronix.de); spf=pass (google.com: domain of linux-kernel+bounces-78050-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-78050-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id 17-20020a631451000000b005dcae4c1ff8si11604260pgu.131.2024.02.23.01.51.06 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 23 Feb 2024 01:51:07 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-78050-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="Gg/PoHNF"; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; arc=pass (i=1 spf=pass spfdomain=linutronix.de dkim=pass dkdomain=linutronix.de dmarc=pass fromdomain=linutronix.de); spf=pass (google.com: domain of linux-kernel+bounces-78050-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-78050-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id 59AA2B23585 for ; Fri, 23 Feb 2024 09:44:28 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 6C4E45CDFD; Fri, 23 Feb 2024 09:44:04 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linutronix.de header.i=@linutronix.de header.b="Gg/PoHNF"; dkim=permerror (0-bit key) header.d=linutronix.de header.i=@linutronix.de header.b="60tgeRYV" Received: from galois.linutronix.de (Galois.linutronix.de [193.142.43.55]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id BF4441B95F; Fri, 23 Feb 2024 09:44:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=193.142.43.55 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708681443; cv=none; b=CCbacUpjyeLI3icUm88qPg+aHNvG6+XaVZOal7gPP8ClIIRt726w1wzfcF37XssVw4IQeYsMRFFpAtcaRrLyKOwskSgQj5gjKCqj2D902ZBcNMZq3/7MRr5qAQeBg6opL5jn0Ha8yYNPrQ1kfqaGldYj5yRWukGWhnUzVrq233Q= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708681443; c=relaxed/simple; bh=K6iTE+xJM1EFGUUUJE+LSXTOL2WKs5Lx0Ug3OvJoDS0=; h=Date:From:To:Subject:Cc:In-Reply-To:References:MIME-Version: Message-ID:Content-Type; b=vCLYrtH9ZQ2it0RxOiPeflyVmFF9xa23sVapk78atbw/HdfAc1ZaTZ168Cpx31ShZZEMdfozAD9dufUl5x/zoT8OkvgrB1FVqgnilQw9apVBhfHGu2xEqbcOxxQcPvfeRRjsww6fwb3NpeSTcc6I8BlG8gYN6I1msGLW+wYoYoQ= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linutronix.de; spf=pass smtp.mailfrom=linutronix.de; dkim=pass (2048-bit key) header.d=linutronix.de header.i=@linutronix.de header.b=Gg/PoHNF; dkim=permerror (0-bit key) header.d=linutronix.de header.i=@linutronix.de header.b=60tgeRYV; arc=none smtp.client-ip=193.142.43.55 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linutronix.de Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linutronix.de Date: Fri, 23 Feb 2024 09:43:53 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1708681433; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=yliOwDKgxVKyXOR3dJiBLIsg9Fm+gub39pL3agee2lQ=; b=Gg/PoHNFc8UoMi4iQp79NIk5saVc3lty6ESxmJNFfTgR64xlAedr+oG7TA3wRJcXcXArop OPmsXI4Zq8BbjqatRI8ok0kP6WuxFdR7Oe+LawqmxrGpZ8+cPXgwcxKqjoS/t6FNagRJPi 3e3tUF5jTuyTCIGZwCTj9TIuLRXzF6WV1a4nqXd3rqJPpeBGwVYapP9VYD9OhTuJxuQ4F+ HhR3s6VJsrhTLaHqDue7t3gb7R9dBGWTzntQozW2styIe1Y1iIYFVvJIozVA8FyeLw0+MO DkcfD4Lr0MzKr/vIF+n0LIk+l16sCXGy2K1hAvfEJT0mTZlgv8Js60xM3lPitA== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1708681433; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=yliOwDKgxVKyXOR3dJiBLIsg9Fm+gub39pL3agee2lQ=; b=60tgeRYVL12zYN1mFqlo438P9wo53XDnSMbIOnoEcaiI3xx++MwqSV8QQnuv1UbVBIzgl4 puopABLTsvMd9gBg== From: "tip-bot2 for Anup Patel" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: irq/msi] irqchip/sifive-plic: Improve locking safety by using irqsave/irqrestore Cc: Anup Patel , Thomas Gleixner , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20240222094006.1030709-8-apatel@ventanamicro.com> References: <20240222094006.1030709-8-apatel@ventanamicro.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Message-ID: <170868143311.398.4569180081884119404.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Precedence: bulk Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit The following commit has been merged into the irq/msi branch of tip: Commit-ID: abb7205794900503d6358ef1fb645373753a794d Gitweb: https://git.kernel.org/tip/abb7205794900503d6358ef1fb645373753a794d Author: Anup Patel AuthorDate: Thu, 22 Feb 2024 15:09:55 +05:30 Committer: Thomas Gleixner CommitterDate: Fri, 23 Feb 2024 10:18:44 +01:00 irqchip/sifive-plic: Improve locking safety by using irqsave/irqrestore Now that PLIC driver is probed as a regular platform driver, the lock dependency validator complains about the safety of handler->enable_lock usage: [ 0.956775] Possible interrupt unsafe locking scenario: [ 0.956998] CPU0 CPU1 [ 0.957247] ---- ---- [ 0.957439] lock(&handler->enable_lock); [ 0.957607] local_irq_disable(); [ 0.957793] lock(&irq_desc_lock_class); [ 0.958021] lock(&handler->enable_lock); [ 0.958246] [ 0.958342] lock(&irq_desc_lock_class); [ 0.958501] *** DEADLOCK *** To address above, use raw_spin_lock_irqsave/unlock_irqrestore() instead of raw_spin_lock/unlock(). Signed-off-by: Anup Patel Signed-off-by: Thomas Gleixner Link: https://lore.kernel.org/r/20240222094006.1030709-8-apatel@ventanamicro.com --- drivers/irqchip/irq-sifive-plic.c | 16 ++++++++++------ 1 file changed, 10 insertions(+), 6 deletions(-) diff --git a/drivers/irqchip/irq-sifive-plic.c b/drivers/irqchip/irq-sifive-plic.c index 474ddc3..601000d 100644 --- a/drivers/irqchip/irq-sifive-plic.c +++ b/drivers/irqchip/irq-sifive-plic.c @@ -103,9 +103,11 @@ static void __plic_toggle(void __iomem *enable_base, int hwirq, int enable) static void plic_toggle(struct plic_handler *handler, int hwirq, int enable) { - raw_spin_lock(&handler->enable_lock); + unsigned long flags; + + raw_spin_lock_irqsave(&handler->enable_lock, flags); __plic_toggle(handler->enable_base, hwirq, enable); - raw_spin_unlock(&handler->enable_lock); + raw_spin_unlock_irqrestore(&handler->enable_lock, flags); } static inline void plic_irq_toggle(const struct cpumask *mask, @@ -236,6 +238,7 @@ static int plic_irq_set_type(struct irq_data *d, unsigned int type) static int plic_irq_suspend(void) { unsigned int i, cpu; + unsigned long flags; u32 __iomem *reg; struct plic_priv *priv; @@ -253,12 +256,12 @@ static int plic_irq_suspend(void) if (!handler->present) continue; - raw_spin_lock(&handler->enable_lock); + raw_spin_lock_irqsave(&handler->enable_lock, flags); for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { reg = handler->enable_base + i * sizeof(u32); handler->enable_save[i] = readl(reg); } - raw_spin_unlock(&handler->enable_lock); + raw_spin_unlock_irqrestore(&handler->enable_lock, flags); } return 0; @@ -267,6 +270,7 @@ static int plic_irq_suspend(void) static void plic_irq_resume(void) { unsigned int i, index, cpu; + unsigned long flags; u32 __iomem *reg; struct plic_priv *priv; @@ -284,12 +288,12 @@ static void plic_irq_resume(void) if (!handler->present) continue; - raw_spin_lock(&handler->enable_lock); + raw_spin_lock_irqsave(&handler->enable_lock, flags); for (i = 0; i < DIV_ROUND_UP(priv->nr_irqs, 32); i++) { reg = handler->enable_base + i * sizeof(u32); writel(handler->enable_save[i], reg); } - raw_spin_unlock(&handler->enable_lock); + raw_spin_unlock_irqrestore(&handler->enable_lock, flags); } }