Received: by 2002:a05:7208:3188:b0:7e:5202:c8b4 with SMTP id r8csp958763rbd; Fri, 23 Feb 2024 08:40:13 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCW1N1Z5yMOMYR+IyYz2vuLpJhumqn1+2NOCt1HS+gFW33nB5vsBe6oS8L+yGIW6aYgT81L2OG5cyd7LsgylY1QlqTlw5a8tSUb5dyF0sQ== X-Google-Smtp-Source: AGHT+IFsYbpSyk2uOAiHgP+LjqJHfdy6fcvLohwuE4zgJ9nOuWFLzKFe4tHAHb0t5nWTJAtplPqC X-Received: by 2002:a17:906:1310:b0:a3f:c957:786b with SMTP id w16-20020a170906131000b00a3fc957786bmr223913ejb.42.1708706413193; Fri, 23 Feb 2024 08:40:13 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1708706413; cv=pass; d=google.com; s=arc-20160816; b=AUJLsCobOOWXPYUAcDQ7LfKXsUIg7sW5EC4j0vo0DSIrBMqf4CajFYF/w/RYL6T/L3 MoeXIAflWKtDCZtAoWUxP5GL4SGDjniMjvWCofKIySRHYcsdjmsU3O387ftvYPfa6tNr JOzbdVBwPri1pOOJs210/SoItHqjf+h2U/8LBKp0g4ZlXhjvSRFtna1tHD1exvbmUPCe R+cqOFCatuAEt5DnApUkPYyuPoAySkt9dmYlxusMWSWVVj62YPbCvPvDxdiabbAcrOWR R4jRE6WrjBGKaSmierXwJeABpoE93sdblyzBqwbZKmg5wrGZ7QeaOH/U6NDQO+id8HrJ 4amg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:in-reply-to:from:references:cc:to :content-language:subject:user-agent:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:date:message-id; bh=8os469QVEIbPeRW7BTzlDK8L7JS5fZXLQULN2J7R+CY=; fh=Yu4A3gsdNSOyNapMlvSFLRezqXKpuU2Ao5KjPK7i5ro=; b=B6kXhbPHKqT4yCGtPAz11sgaDvVKGIm3UnB3xgU9FZAduY0wI8aqn3rKrwoI0PLHus Y3NKDb0ja6+VNEwQKCtCRPa5+ogtT7FLBWKxyk9DBobVNzXopd/OKuX/+cAmnQytcLKd VUjHrXN2wz0eg+n6lROyIiB994CqUi7yyzxYmUQGfxV8C4nWZ1ZIp89b0LE/EN4EAXZ2 Dqea7FDF0lOAXCwZ4CtqefJcadUlB/3Gzz+JQ03CEz+2lTx1wkv+p7qTwNhbI2LLrLbo iDs+UUk1UK+jbFvcL5O8tJLkqdfBKYhJP8fuRCFVpGRzPKKOutlSIl8vXIkmNH7krIkI Basg==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; arc=pass (i=1 spf=pass spfdomain=arm.com dmarc=pass fromdomain=arm.com); spf=pass (google.com: domain of linux-kernel+bounces-78745-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-78745-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [2604:1380:4601:e00::3]) by mx.google.com with ESMTPS id sh18-20020a1709076e9200b00a3e4e20ecdcsi5536776ejc.13.2024.02.23.08.40.13 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 23 Feb 2024 08:40:13 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-78745-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) client-ip=2604:1380:4601:e00::3; Authentication-Results: mx.google.com; arc=pass (i=1 spf=pass spfdomain=arm.com dmarc=pass fromdomain=arm.com); spf=pass (google.com: domain of linux-kernel+bounces-78745-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-78745-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=arm.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id C519D1F24400 for ; Fri, 23 Feb 2024 16:40:12 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 5F4FD12883B; Fri, 23 Feb 2024 16:40:04 +0000 (UTC) Received: from foss.arm.com (foss.arm.com [217.140.110.172]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 4420D128831 for ; Fri, 23 Feb 2024 16:40:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=217.140.110.172 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708706403; cv=none; b=c2kb/CnkYH0nJ7uFeCgpB7v4et5HHvPtqui3iCzjav9+KKRMtALGe4osu4l0+k2wJPoiGAqt789FOl0qauQF819ygEEtUbtIOROwHBxGa8pyuikzMFTyom1kg+2dy8h+jZt9jGvxumU1Etj/f5uEhFUu93jkWGL7EF7qPuJCA8A= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708706403; c=relaxed/simple; bh=LgBPi4YGvQiURBDu7BWFC4LVteBlxpmBQloXiDMEn0E=; h=Message-ID:Date:MIME-Version:Subject:To:Cc:References:From: In-Reply-To:Content-Type; b=X4QXPaJLTG64eLYz7zy+M4fTibemgd48YrReuAA/6aqkpfzawtqBR2SPTH8IDb6T6H5GSu7vqWYlRYQQL9utw4KWcwVXaDxJLS0Z9WBJdnWW3VveqBszwPdCMhalkfx2YY6jUPqx4Z5u0JsvLTh3pc9XWLjImT7QHEpWdOgxsXg= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=arm.com; spf=pass smtp.mailfrom=arm.com; arc=none smtp.client-ip=217.140.110.172 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=arm.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=arm.com Received: from usa-sjc-imap-foss1.foss.arm.com (unknown [10.121.207.14]) by usa-sjc-mx-foss1.foss.arm.com (Postfix) with ESMTP id 569D5DA7; Fri, 23 Feb 2024 08:40:39 -0800 (PST) Received: from [10.57.51.6] (unknown [10.57.51.6]) by usa-sjc-imap-foss1.foss.arm.com (Postfix) with ESMTPSA id 3F76D3F762; Fri, 23 Feb 2024 08:39:57 -0800 (PST) Message-ID: <9d3f9f70-0b34-7426-8b62-93dc173a0bb2@arm.com> Date: Fri, 23 Feb 2024 16:39:55 +0000 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla/5.0 (X11; Linux x86_64; rv:102.0) Gecko/20100101 Thunderbird/102.15.1 Subject: Re: [PATCH v5 5/7] arm64: KVM: Add interface to set guest value for TRFCR register Content-Language: en-US To: Suzuki K Poulose Cc: James Morse , Zenghui Yu , Catalin Marinas , Will Deacon , Mike Leach , Alexander Shishkin , Anshuman Khandual , Miguel Luis , Joey Gouly , Ard Biesheuvel , Greg Kroah-Hartman , Arnd Bergmann , Helge Deller , Andrew Walbran , Vincent Donnefort , Ryan Roberts , Fuad Tabba , Jing Zhang , linux-kernel@vger.kernel.org, coresight@lists.linaro.org, linux-arm-kernel@lists.infradead.org, kvmarm@lists.linux.dev, maz@kernel.org, acme@kernel.org, oliver.upton@linux.dev, broonie@kernel.org References: <20240220100924.2761706-1-james.clark@arm.com> <20240220100924.2761706-6-james.clark@arm.com> From: James Clark In-Reply-To: Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit On 23/02/2024 10:03, Suzuki K Poulose wrote: > On 20/02/2024 10:09, James Clark wrote: >> Add an interface for the Coresight driver to use to set the value of the >> TRFCR register for the guest. This register controls the exclude >> settings for trace at different exception levels, and is used to honor >> the exclude_host and exclude_guest parameters from the Perf session. >> This will be used to later write TRFCR_EL1 on nVHE at guest switch. For >> VHE, the host trace is controlled by TRFCR_EL2 and thus we can write to >> the TRFCR_EL1 immediately. Because guest writes to the register are >> trapped, the value will persist and can't be modified. >> >> Instead of adding a load of infrastructure to share the host's per-cpu >> offsets with the hypervisor, just define the new storage as a NR_CPUS >> array. >> >> Signed-off-by: James Clark >> --- >>   arch/arm64/include/asm/kvm_host.h |  3 +++ >>   arch/arm64/kernel/image-vars.h    |  1 + >>   arch/arm64/kvm/debug.c            | 26 ++++++++++++++++++++++++++ >>   3 files changed, 30 insertions(+) >> >> diff --git a/arch/arm64/include/asm/kvm_host.h >> b/arch/arm64/include/asm/kvm_host.h >> index 85b5477bd1b4..56b7f7eca195 100644 >> --- a/arch/arm64/include/asm/kvm_host.h >> +++ b/arch/arm64/include/asm/kvm_host.h >> @@ -509,6 +509,7 @@ struct kvm_host_psci_config { >>       bool psci_0_1_cpu_off_implemented; >>       bool psci_0_1_migrate_implemented; >>   }; >> +extern u64 ____cacheline_aligned kvm_guest_trfcr[NR_CPUS]; >>     extern struct kvm_host_psci_config >> kvm_nvhe_sym(kvm_host_psci_config); >>   #define kvm_host_psci_config CHOOSE_NVHE_SYM(kvm_host_psci_config) >> @@ -1174,6 +1175,7 @@ void kvm_arch_vcpu_put_debug_state_flags(struct >> kvm_vcpu *vcpu); >>   void kvm_set_pmu_events(u32 set, struct perf_event_attr *attr); >>   void kvm_clr_pmu_events(u32 clr); >>   bool kvm_set_pmuserenr(u64 val); >> +void kvm_etm_set_guest_trfcr(u64 trfcr_guest); >>   #else >>   static inline void kvm_set_pmu_events(u32 set, struct >> perf_event_attr *attr) {} >>   static inline void kvm_clr_pmu_events(u32 clr) {} >> @@ -1181,6 +1183,7 @@ static inline bool kvm_set_pmuserenr(u64 val) >>   { >>       return false; >>   } >> +static inline void kvm_etm_set_guest_trfcr(u64 trfcr_guest) {} >>   #endif >>     void kvm_vcpu_load_vhe(struct kvm_vcpu *vcpu); >> diff --git a/arch/arm64/kernel/image-vars.h >> b/arch/arm64/kernel/image-vars.h >> index 5e4dc72ab1bd..a451e4f10804 100644 >> --- a/arch/arm64/kernel/image-vars.h >> +++ b/arch/arm64/kernel/image-vars.h >> @@ -59,6 +59,7 @@ KVM_NVHE_ALIAS(alt_cb_patch_nops); >>     /* Global kernel state accessed by nVHE hyp code. */ >>   KVM_NVHE_ALIAS(kvm_vgic_global_state); >> +KVM_NVHE_ALIAS(kvm_guest_trfcr); >>     /* Kernel symbols used to call panic() from nVHE hyp code (via >> ERET). */ >>   KVM_NVHE_ALIAS(nvhe_hyp_panic_handler); >> diff --git a/arch/arm64/kvm/debug.c b/arch/arm64/kvm/debug.c >> index 49a13e72ddd2..c8d936ce6e2b 100644 >> --- a/arch/arm64/kvm/debug.c >> +++ b/arch/arm64/kvm/debug.c >> @@ -22,6 +22,7 @@ >>                   DBG_MDSCR_MDE) >>     static DEFINE_PER_CPU(u64, mdcr_el2); >> +u64 ____cacheline_aligned kvm_guest_trfcr[NR_CPUS]; >>     /* >>    * save/restore_guest_debug_regs >> @@ -359,3 +360,28 @@ void kvm_arch_vcpu_put_debug_state_flags(struct >> kvm_vcpu *vcpu) >>       vcpu_clear_flag(vcpu, DEBUG_STATE_SAVE_TRBE); >>       vcpu_clear_flag(vcpu, DEBUG_STATE_SAVE_TRFCR); >>   } >> + >> +/* >> + * Interface for the Coresight driver to use to set the value of the >> TRFCR >> + * register for the guest. This register controls the exclude >> settings for trace >> + * at different exception levels, and is used to honor the >> exclude_host and >> + * exclude_guest parameters from the Perf session. >> + * >> + * This will be used to later write TRFCR_EL1 on nVHE at guest >> switch. For VHE, >> + * the host trace is controlled by TRFCR_EL2 and thus we can write to >> the >> + * TRFCR_EL1 immediately. Because guest writes to the register are >> trapped, the >> + * value will persist and can't be modified. For pKVM, >> kvm_guest_trfcr can't >> + * be read by the hypervisor, so don't bother writing it. >> + */ >> +void kvm_etm_set_guest_trfcr(u64 trfcr_guest) >> +{ >> +    if >> (WARN_ON_ONCE(!cpuid_feature_extract_unsigned_field(read_sysreg(id_aa64dfr0_el1), >> +                                   ID_AA64DFR0_EL1_TraceFilt_SHIFT))) >> +        return; >> + >> +    if (has_vhe()) >> +        write_sysreg_s(trfcr_guest, SYS_TRFCR_EL12); >> +    else if (!is_protected_kvm_enabled()) >> +        kvm_guest_trfcr[smp_processor_id()] = trfcr_guest; > > smp_processor_id() could sleep in some configurations ? Should we switch > to raw_smp_processor_id() to be safer ? > I don't think so, it's #defined to raw_smp_processor_id() anyway. Unless DEBUG_PREEMPT is on, then it's still raw_smp_processor_id() but it validates that preemption is disabled so the value isn't stale. We actually want that validation, so should leave it as smp_processor_id(). I can add a comment saying that this function should only be called with preemption disabled, but I wouldn't add any extra validation. Every smp_processor_id() call is already checked when DEBUG_PREEMPT is on and this one doesn't seem to be special in any way. I also checked that the warning isn't triggered with DEBUG_PREEMPT on, and there are also a lot of other smp_processor_id() calls on similar paths in the Coresight driver. > Otherwise looks good to me. > > Suzuki > >> +} >> +EXPORT_SYMBOL_GPL(kvm_etm_set_guest_trfcr); >