Received: by 2002:a05:7208:9594:b0:7e:5202:c8b4 with SMTP id gs20csp554796rbb; Sat, 24 Feb 2024 12:21:33 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCUZz2gBaxZsX3dQ9kqAnx1BQoTNzaWsqgUHhmuAD2rwasx8+gJfBtoW41zRsmu2a7sWKFJMvQ0nyrOlXc7VccWwq68k54DNNXdNuhEOcg== X-Google-Smtp-Source: AGHT+IGpFxU6bdhqausJMEmp69zNUoiTFSmj8tchzAYTUAC7fKVq+qDIEx+oEz8T4ImzrWZZwMWd X-Received: by 2002:a17:902:db02:b0:1dc:2d4d:45a1 with SMTP id m2-20020a170902db0200b001dc2d4d45a1mr4255499plx.19.1708806093498; Sat, 24 Feb 2024 12:21:33 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1708806093; cv=pass; d=google.com; s=arc-20160816; b=JBaTqzgxu3vMvgEHeApyZro11MpKGxtAW0dwu90aQJAfb+YxPdLmhM8kEWhJw2m096 Y9L0i3KAixtLSCZxpHDvHh2NBgDYgg8Wec5zuY1rusExk3GNo1eWk5oVLMY0vkHQ8nm+ TcKdAL9hoCw9CS9wiwjuMgHVVyHoahrz+ZQkDEujbIuoTXEr1ZWIm/BE8feGS3kgD04Q rjqHxlVlpB2N6ahlz7HpyUFJm68qWUMKJwTj05atIcpTZi7NgBClMy8Se7QwHhI5uqb6 2dQfPEpqw6sAmxqPKzBzAKilt19J2WgazyYfPeYRKM4ucCe6X+TpjG4Yf5qtpCRQSvIk Oo9w== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from:dkim-signature; bh=nGannrirxDLyEcw4QNj/PlGVunpR8oUL3gw2gn1CCdI=; fh=t1iD0mTe8bWKW+qJopwsEAYHnNWJhteUaotBCYdJ+TY=; b=rXBtOww1piu8va7/GWw+Zzf4NrbDJoxiHieMjGmMB7i+VBg/YO2K9FKLmeuKfN8TRX xrLkhfwI/sNGfypH9iO7N55MmcApNA/PFLyBA48brxMpEKJSubAofANyvxpt3shm81Kg o1pTnjVA63SGkWem4tMQdQQG95nl6HIkGTWfKkrxkPuI+diTPq3gXJyw8tM9dfxfZpcF 8G0OARP12CvGpz1XOd6Oajk+kEs8+MoZsh+fymN6o9rrdMjI4YVHkeJPWz+aBfpua1aV GuTYg8RCMTCRaU/7o+FMggxLIdw/XavvxsmgdLoZHkQ5USxvZXYw3jj3/9nuekkuL/IK Lugw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=nAv7CU9k; arc=pass (i=1 spf=pass spfdomain=linaro.org dkim=pass dkdomain=linaro.org dmarc=pass fromdomain=linaro.org); spf=pass (google.com: domain of linux-kernel+bounces-79834-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-79834-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id d13-20020a170902654d00b001dc07b8d0a9si1187745pln.109.2024.02.24.12.21.32 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 24 Feb 2024 12:21:33 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-79834-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; dkim=pass header.i=@linaro.org header.s=google header.b=nAv7CU9k; arc=pass (i=1 spf=pass spfdomain=linaro.org dkim=pass dkdomain=linaro.org dmarc=pass fromdomain=linaro.org); spf=pass (google.com: domain of linux-kernel+bounces-79834-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-79834-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=linaro.org Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id 01907B21913 for ; Sat, 24 Feb 2024 20:21:20 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 9A8B04D9FA; Sat, 24 Feb 2024 20:20:59 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b="nAv7CU9k" Received: from mail-oi1-f174.google.com (mail-oi1-f174.google.com [209.85.167.174]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 4DF2F47F57 for ; Sat, 24 Feb 2024 20:20:55 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.167.174 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708806058; cv=none; b=DV70fl5+3VW3aRszp9odDgEtjFUswZdFKQZ25VVgVXa/GtwHfk7fUzXhxeXgYNjNyPIe6ASzBkDZxrw1t4rvUl0Z1Ok5mhGAMIidrkgOi8Shp6/7/3lEBI1TADa1BaAyST88GUDestEJfrMrPH00b04b4V8wzXq/iPgyZhCc5w4= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1708806058; c=relaxed/simple; bh=20ejiDKTsTpcZrPqXuhNtaCBoYDI0evQiQurarPLh1k=; h=From:To:Cc:Subject:Date:Message-Id:MIME-Version; b=TAwhG3oELIreiZ7vhbnYHOToBRpVPUa6nM7jeyCI5Ta1iReRIbU+Fri9KoFHKFgbqQiLHCbemBDLD1J97VpmI54BXBBlnmSe7he1+sMWvyTGbQc2BuwXLL5V5rFm13WeIzipInZv5GNU5to4mmHQH8OMpTLxEmYASoNXhG5DRL0= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org; spf=pass smtp.mailfrom=linaro.org; dkim=pass (2048-bit key) header.d=linaro.org header.i=@linaro.org header.b=nAv7CU9k; arc=none smtp.client-ip=209.85.167.174 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linaro.org Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linaro.org Received: by mail-oi1-f174.google.com with SMTP id 5614622812f47-3c132695f1bso1118454b6e.2 for ; Sat, 24 Feb 2024 12:20:55 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linaro.org; s=google; t=1708806054; x=1709410854; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:from:to:cc:subject:date:message-id:reply-to; bh=nGannrirxDLyEcw4QNj/PlGVunpR8oUL3gw2gn1CCdI=; b=nAv7CU9kDPnMub9OtRBm+UFNkpcDV/ql/rIZHiOEcwJ259eSOYYPzj9IKRV3PD1cY+ evoAHTHe8XxII5ynSn8mI3MM8xiRLxf3E/w8LspR9s3nAFOjoLOrt2Mey/CRhyc3XdO8 2AXdKy0HXYLUoR0thQnx0MXYS0j/TOXHBLb4SaLGmNQP0TF8nwi3/sZltUPA1060DONj Jkjn9wVYh4fPibcNuL4kEuYnkkNpKW0K4hX5/hQAVqO4qUqH33rU6OA9lDB4m3V+z9LJ tjr4HTQ7UtyhKUAu5CHcElS5Ho8+OHhq0vnORz5cUmGp065pl8VoXDAQ0E9JHZC3RAar id6w== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1708806054; x=1709410854; h=content-transfer-encoding:mime-version:message-id:date:subject:cc :to:from:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=nGannrirxDLyEcw4QNj/PlGVunpR8oUL3gw2gn1CCdI=; b=kjLk1LdV/3rUzCO7u6TcgQNivAVl/g5od7iFQW78sFjoHCWdIOKyXplNvQHCIXNsyr ckjKNxh+7zhdxUJdarHCKARlpQrm9KBBSqz4+JqxkErLjyjH5ErvnmFq7E8mafo9/klh dMG1Xnu9VElmDae+ecIjT6jI2URzrDbucNM2jK929IcIM+YC2a0NAWOS/51x7Pr+lAy4 OavfMKCn8Yn3d4acbYRdMNmO5n2Fkzshke4nnY8iDrJzHjFlYVOCp2oTAQ4MhRI9+Edw XfKgmQOO1+/hNcUYD1CCAmSc2tdi6VgKLU3dUX8Y28Ccscd5nlZo/1WF12ppu9R5Ua0y xM4Q== X-Forwarded-Encrypted: i=1; AJvYcCV5wUsLs1WHH1l/I9SfhocvQn231IxtNexkSYSaGLZ0fALFYbwBabyWQ7sACI+lQcl4cLr5INVA44TF/u/gWlJ/NVxa1YvHTAg6f5ZF X-Gm-Message-State: AOJu0YwWl/3hZ5RNbf1ptdqWSYBAxUUB4b9sE4ZsrhDpA/NzTzyGs1+A MvGDKr+u7AJnaD5WaYcsj/Hgz7IBmma49AvTNnVRRazPzeMXHc0+D0Al+rpU6xA= X-Received: by 2002:a05:6871:5287:b0:21e:e97:a4cb with SMTP id hu7-20020a056871528700b0021e0e97a4cbmr4296920oac.1.1708806054416; Sat, 24 Feb 2024 12:20:54 -0800 (PST) Received: from localhost ([136.62.192.75]) by smtp.gmail.com with ESMTPSA id hu15-20020a056871528f00b0021ec89a1a2asm585542oac.32.2024.02.24.12.20.54 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 24 Feb 2024 12:20:54 -0800 (PST) From: Sam Protsenko To: Krzysztof Kozlowski , Sylwester Nawrocki , Chanwoo Choi Cc: Alim Akhtar , Michael Turquette , Stephen Boyd , Rob Herring , Conor Dooley , Tomasz Figa , linux-samsung-soc@vger.kernel.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org Subject: [PATCH v3 00/15] clk: samsung: Add CPU clocks for Exynos850 Date: Sat, 24 Feb 2024 14:20:38 -0600 Message-Id: <20240224202053.25313-1-semen.protsenko@linaro.org> X-Mailer: git-send-email 2.39.2 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit The series implements CPU clock support for Exynos850, adds CPU CMUs to the clock driver and enables those in dts. This is the first step towards cpufreq implementation. If possible, all patches should go through Krzysztof's tree. As inter-series dependencies go: * All driver changes (patch 02..14) must be taken together following the order established in this series * Patch 15 (dts changes) depends on patch 01 (bindings additions) * Patch 14 (driver changes) depends on patch 01 (bindings additions) The series was tested on E850-96 board, via DebugFS with CLOCK_ALLOW_WRITE_DEBUGFS enabled, by setting different CPU clock rates, like this: # cd /sys/kernel/debug/clk/cluster0_clk/ # cat clk_rate 1053000000 # echo 10000000 > clk_rate # cat clk_rate 130000000 Of course, DVFS/cpufreq is not implemented yet, so the CPU can't be overclocked too much right now, and the cpufreq interface is not available too. As per the TRM, the CPU operates at a voltage level of 0.65 V, 0.75 V, 0.85 V and 1.05 V. When the voltage is 0.85 V, A55 quad-core operates at 1.6 GHz and CoreSight at 200 MHz. To check the actual frequency, the "perf" tool was used: # perf stat sleep 1 And to check that on a particular CPU core: # taskset -c 4 perf stat sleep 1 Some takeaways: * Max functional frequency right now is 1.586 GHz * 1.742 GHz or more leads to the system freeze, as it requires more voltage to be operational * Max possible frequency: 2.210 GHz * The lowest possible frequency: 130 MHz * Default boot up frequency: 1.053 GHz Changes in v3: - Merged struct exynos850_cpuclk_regs fields into struct exynos_cpuclk_regs ("one-size-fits-all" approach) Changes in v2: - Removed confusing "breakup by patch" list from patch #0 commit message - Dropped the patch for making clk.h a single included header - Rebased the series on top of the latest linux-next - See per-patch changes in each patch's changelog Sam Protsenko (15): dt-bindings: clock: exynos850: Add CMU_CPUCLK0 and CMU_CPUCL1 clk: samsung: Improve clk-cpu.c style clk: samsung: Pull struct exynos_cpuclk into clk-cpu.c clk: samsung: Reduce params count in exynos_register_cpu_clock() clk: samsung: Use single CPU clock notifier callback for all chips clk: samsung: Group CPU clock functions by chip clk: samsung: Pass actual CPU clock registers base to CPU_CLK() clk: samsung: Pass register layout type explicitly to CLK_CPU() clk: samsung: Keep CPU clock chip specific data in a dedicated struct clk: samsung: Keep register offsets in chip specific structure clk: samsung: Pass mask to wait_until_mux_stable() clk: samsung: Add CPU clock support for Exynos850 clk: samsung: Implement manual PLL control for ARM64 SoCs clk: samsung: exynos850: Add CMU_CPUCL0 and CMU_CPUCL1 arm64: dts: exynos: Add CPU clocks for Exynos850 .../clock/samsung,exynos850-clock.yaml | 42 ++ arch/arm64/boot/dts/exynos/exynos850.dtsi | 26 + drivers/clk/samsung/clk-cpu.c | 556 +++++++++++++----- drivers/clk/samsung/clk-cpu.h | 53 +- drivers/clk/samsung/clk-exynos-arm64.c | 44 +- drivers/clk/samsung/clk-exynos3250.c | 2 +- drivers/clk/samsung/clk-exynos4.c | 9 +- drivers/clk/samsung/clk-exynos5250.c | 5 +- drivers/clk/samsung/clk-exynos5420.c | 16 +- drivers/clk/samsung/clk-exynos5433.c | 10 +- drivers/clk/samsung/clk-exynos850.c | 440 +++++++++++++- drivers/clk/samsung/clk.h | 9 +- include/dt-bindings/clock/exynos850.h | 54 ++ 13 files changed, 1034 insertions(+), 232 deletions(-) -- 2.39.2