Received: by 2002:ab2:3141:0:b0:1ed:23cc:44d1 with SMTP id i1csp690458lqg; Fri, 1 Mar 2024 20:00:46 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCXCg30KskOHCOfvRt95BfhdP9JjIP3uun6zDVO2uCjtiOUl7CSvlLRkxLCnWpvsoDrgzslJeK+vqC/rkdGnHFJ8uI7bxCCizj/6OHeVSw== X-Google-Smtp-Source: AGHT+IEqcHefAT/POahBiTgkumCU2579NbP+vPamXpeeh2+pKihJj2VhCGg8ReG6vLGVvg5xZ/cp X-Received: by 2002:a17:902:ce91:b0:1dc:a834:5e1a with SMTP id f17-20020a170902ce9100b001dca8345e1amr4083506plg.11.1709352045757; Fri, 01 Mar 2024 20:00:45 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709352045; cv=pass; d=google.com; s=arc-20160816; b=x1QLYCMY3ssrLJOpIprGL6NDDCwrqeR+emfaJmOzOAOsJvbu9urSlqkV+kT1XpEnDe F7TAHZssyPz+idEFb9/uj2jOx5NxYKeq38zebSx4QkYG3HTigdmBaLfr4xu1itNWymX0 zLk+fW+m+GqmiAxmE0XR+gZ7iu0nWUdW9T8GEq94I6Nxp1S3GlKEewho6B7cEeDvSRD5 XaQA72Cza5vIJbbSuyF7G2n+Ok0Ef00icFVauzRx2ObbipN/g0lcwfgzx0cVmsGvW7pP nZOBgrZGK0jLbCVwEVx2kMsy67vlWR/uYMoFg038mMRthUisxBEg1Bj31oWgCsHREJWN zxvg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:from :dkim-signature; bh=zx3EAJgK/iziSgbqOY7IQP5CTdBjM9e7F3SqCjy08D0=; fh=7bpqs5eWZGWlakrOedo6u9G7UeLiZy9oeL+B110wf7c=; b=RwJDuSgX2vexRaBA1HHOqbmDidHzXCx0HMC0I2nt18rVSb4+y3TKv8Nv75Py+BvzwL 94jsKCs5dQTxxVxFQ3CWLXpUb9s+MHi4pnIWoCz6m8orZMop/OjgB0JMEL+eTR/QhUV4 xSC7BjZIY36erNhJUHsKBWc1ZH/nLvqm1ssi8dsgxi0VzA2GJRExTaz1o4TdahKZgo5y qENgpZcfLptF1VlugdaFJoG6Q+DWRw3Re8C01Kmka9h7QMEfjtC3j7c6E50beq2HddBU 6PeoUuwCO+5KIwVGF3S/fA5u0GtelaHuFzuzesrIpZZHZgQb/Oqfk8G7LGjxtIPExIGD K98w==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=nm11vFXw; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-89322-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-89322-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [139.178.88.99]) by mx.google.com with ESMTPS id w6-20020a170902e88600b001dcabe5b3absi4977762plg.33.2024.03.01.20.00.45 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 01 Mar 2024 20:00:45 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-89322-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) client-ip=139.178.88.99; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=nm11vFXw; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-89322-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-89322-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 6866A283B62 for ; Sat, 2 Mar 2024 04:00:45 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 22BEC111AC; Sat, 2 Mar 2024 04:00:29 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="nm11vFXw" Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 670AE8C04; Sat, 2 Mar 2024 04:00:26 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709352028; cv=none; b=Ggb2nDSuVk2KPe+F+6/4zL3KQRH1dV005nrJ/eFycs0hOR+K1Er6jTs1nMxO5qSeDvBv0lPgLtJmUQyepbF4zoNnjnML2ZSiqfofQUmHaot6lxYIYsDCS1N00+hpfO6Pusu4Yle7MMGRwq8Vp/g8kEBY7NySA96SvN+urovwijw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709352028; c=relaxed/simple; bh=1Kbm3YXgsUv5F3SiamIe2D85yyG9AE/F/cT3JH4fpd4=; h=From:Subject:Date:Message-ID:MIME-Version:Content-Type:To:CC; b=MvZZIdZC8W21WWtxSJ5SYlCHrdKyf8EeuJkedxmIq4a6+WgEMVVdOmzXYABSW3EC2OgZTPCT/eNqRMWOQKcGVNmtNXTQicmE0Q9PihxEs/EB6rIzg/8UT9CuVESEdkhz04M1cg16WTsmlbrHoGieURczMX91zE0QgHQHF+ExoUE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=nm11vFXw; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279867.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 4223SCNc026422; Sat, 2 Mar 2024 04:00:12 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:subject:date:message-id:mime-version:content-type :content-transfer-encoding:to:cc; s=qcppdkim1; bh=zx3EAJgK/iziSg bqOY7IQP5CTdBjM9e7F3SqCjy08D0=; b=nm11vFXwbFexSSmhfPvBROtsOiDLpv 4p0R0onieaZB9bEkLYbYhZbi+TBd++QVrXWkOu1RpHvTAPxkG/E9eIQDd02QoUCa a2g8Tu9Zjbg1HJV4QrArACbB00S6m7U2bkxsJqbUJgOtwC2aXNf/qNbBVRW7GLlL Fh+Ew0INd1FhSvV6zSNnYNculOusPYv9ykwGQH2MwSIt7OI0hepUtMgtkwbkbgsN 5WJeo1GAbN2fHuOPiWKNyzkkhiMe6CQLXpqlkYyPArP8Ojj5jLqthiVQECBzISRN LQqmw+mgVMVhAD2b+efnRGeF6SJa4GjYnDOUv9V0NJc0obsqy3R/xBzQ== Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3wkstk078w-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Sat, 02 Mar 2024 04:00:12 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 42240Bln005901 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Sat, 2 Mar 2024 04:00:11 GMT Received: from hu-krichai-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Fri, 1 Mar 2024 20:00:04 -0800 From: Krishna chaitanya chundru Subject: [PATCH v8 0/7] PCI: qcom: Add support for OPP Date: Sat, 2 Mar 2024 09:29:54 +0530 Message-ID: <20240302-opp_support-v8-0-158285b86b10@quicinc.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-B4-Tracking: v=1; b=H4sIADuk4mUC/1XMSw6CMBSF4a2QO7amL60ych+GGCgXuQNpbaHRk O7dSuLA4X+S860QMRBGqKsVAiaK5KYSp10FdmynOzLqS4PkUnMpJXPe3+LivQszE+eW24PqUAw aysMHHOi1adem9EhxduG94cl815+j/pxkGGeCd1odVW/QiMtzIUuT3Vv3gCbn/AHs3Hj5qAAAA A== To: Bjorn Andersson , Konrad Dybcio , Lorenzo Pieralisi , =?utf-8?q?Krzysztof_Wilczy=C5=84ski?= , Rob Herring , Bjorn Helgaas , Krzysztof Kozlowski , Conor Dooley , Manivannan Sadhasivam , Rob Herring , Johan Hovold , Brian Masney , Georgi Djakov CC: , , , , , , , , , Krishna chaitanya chundru , Bryan O'Donoghue , Krzysztof Kozlowski X-Mailer: b4 0.13-dev-83828 X-Developer-Signature: v=1; a=ed25519-sha256; t=1709352003; l=4631; i=quic_krichai@quicinc.com; s=20230907; h=from:subject:message-id; bh=1Kbm3YXgsUv5F3SiamIe2D85yyG9AE/F/cT3JH4fpd4=; b=t9amuAHucnwrvLdsU4uPP4vU2hs001S7uqMqniUx0YlFkd/Fc3Fd/pi5tWfiiElrXWfU6xJkp U6Ea2I/HfdwAnb7IiFRUlFO1gzDBIj5xK2D0cVJE8luRLVRCwPIXsOT X-Developer-Key: i=quic_krichai@quicinc.com; a=ed25519; pk=10CL2pdAKFyzyOHbfSWHCD0X0my7CXxj8gJScmn1FAg= X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: G4bd04Lgavg6JlB4vNIAC4isIvYFXQ4W X-Proofpoint-ORIG-GUID: G4bd04Lgavg6JlB4vNIAC4isIvYFXQ4W X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-03-01_24,2024-03-01_03,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 bulkscore=0 mlxlogscore=999 spamscore=0 suspectscore=0 impostorscore=0 adultscore=0 malwarescore=0 clxscore=1015 mlxscore=0 phishscore=0 priorityscore=1501 lowpriorityscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2402120000 definitions=main-2403020031 This patch adds support for OPP to vote for the performance state of RPMH power domain based upon PCIe speed it got enumerated. QCOM Resource Power Manager-hardened (RPMh) is a hardware block which maintains hardware state of a regulator by performing max aggregation of the requests made by all of the processors. PCIe controller can operate on different RPMh performance state of power domain based up on the speed of the link. And this performance state varies from target to target. It is manadate to scale the performance state based up on the PCIe speed link operates so that SoC can run under optimum power conditions. Add Operating Performance Points(OPP) support to vote for RPMh state based upon GEN speed link is operating. Before link up PCIe driver will vote for the maximum performance state. As now we are adding ICC BW vote in OPP, the ICC BW voting depends both GEN speed and link width using opp-level to indicate the opp entry table will be difficult. In PCIe certain gen speeds like GEN1x2 & GEN2X1 or GEN3x2 & GEN4x1 use same icc bw if we use freq in the OPP table to represent the PCIe Gen speed number of PCIe entries can reduced. So going back to use freq in the OPP table instead of level. Signed-off-by: Krishna chaitanya chundru --- Changes from v7: - Fix the compilation issue in patch3 - Change the commit text and wrap the comments to 80 columns as suggested by bjorn - remove PCIE_MBS2FREQ macro as this is being used by only qcom drivers. - Link to v7: https://lore.kernel.org/r/20240223-opp_support-v7-0-10b4363d7e71@quicinc.com Changes from v6: - change CPU-PCIe bandwidth to 1KBps as suggested by HW team. - Create a new API to get frequency based upon PCIe speed as suggested by mani. - Updated few commit texts and comments. - Setting opp to NULL in suspend to remove any votes. - Link for v6: https://lore.kernel.org/linux-arm-msm/20240112-opp_support-v6-0-77bbf7d0cc37@quicinc.com/ Changes from v5: - Add ICC BW voting as part of OPP, rebase the latest kernel, and only - either OPP or ICC BW voting will supported we removed the patch to - return error for icc opp update patch. - As we added the icc bw voting in opp table I am not including reviewed - by tags given in previous patch. - Use opp freq to find opp entries as now we need to include pcie link - also in to considerations. - Add CPU-PCIe BW voting which is not present till now. - Drop PCI: qcom: Return error from 'qcom_pcie_icc_update' as either opp or icc bw - only one executes and there is no need to fail if opp or icc update fails. - Link for v5: https://lore.kernel.org/linux-arm-msm/20231101063323.GH2897@thinkpad/T/ Changes from v4: - Added a separate patch for returning error from the qcom_pcie_upadate and moved opp update logic to icc_update and used a bool variable to update the opp. - Addressed comments made by pavan. changes from v3: - Removing the opp vote on suspend when the link is not up and link is not up and add debug prints as suggested by pavan. - Added dev_pm_opp_find_level_floor API to find the highest opp to vote. changes from v2: - Instead of using the freq based opp search use level based as suggested by Dmitry Baryshkov. Changes from v1: - Addressed comments from Krzysztof Kozlowski. - Added the rpmhpd_opp_xxx phandle as suggested by pavan. - Added dev_pm_opp_set_opp API call which was missed on previous patch. --- --- Krishna chaitanya chundru (7): dt-bindings: PCI: qcom: Add interconnects path as required property arm64: dts: qcom: sm8450: Add interconnect path to PCIe node PCI: qcom: Add ICC bandwidth vote for CPU to PCIe path dt-bindings: pci: qcom: Add opp table arm64: dts: qcom: sm8450: Add opp table support to PCIe PCI: Bring the PCIe speed to MBps logic to new pcie_link_speed_to_mbps() PCI: qcom: Add OPP support to scale performance state of power domain .../devicetree/bindings/pci/qcom,pcie.yaml | 6 ++ arch/arm64/boot/dts/qcom/sm8450.dtsi | 82 +++++++++++++++ drivers/pci/controller/dwc/pcie-qcom.c | 117 ++++++++++++++++++--- drivers/pci/pci.c | 19 +--- drivers/pci/pci.h | 22 ++++ 5 files changed, 212 insertions(+), 34 deletions(-) --- base-commit: 6613476e225e090cc9aad49be7fa504e290dd33d change-id: 20240222-opp_support-19a0c53be1f4 Best regards, -- Krishna chaitanya chundru