Received: by 2002:ab2:788f:0:b0:1ee:8f2e:70ae with SMTP id b15csp368733lqi; Wed, 6 Mar 2024 22:21:32 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCXSCGlVGy2nwm5m7ntdbLgf98UaVsnRjjZ9wDEhj5kvMv9RS8X3Wkd037ZGaIV+XQwgge72TmMLCREIJWuMYUyR2DI8yWq90hSu2PyzUw== X-Google-Smtp-Source: AGHT+IGM3Gu85Nk+vliVhLsAdmq/ArUolJVDfcvx9z43qr7NNC6KoBxPmsWy+T7M8XUk5WUXD0tq X-Received: by 2002:a17:903:64c:b0:1db:d826:45a1 with SMTP id kh12-20020a170903064c00b001dbd82645a1mr675133plb.9.1709792492246; Wed, 06 Mar 2024 22:21:32 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709792492; cv=pass; d=google.com; s=arc-20160816; b=ej1Ibcak2yNADUx+LteuEj4f5IpJdnwrSQYdr50ZyWHC97AplvaGQt1BPIOEgLILd4 HZ0MNGGx8krNON2swnDTx9K7YTMB3rBGLSrJzI2JdIO3EnG/6sSGGfVS1ynsFwxkFAaE yHogy0CtJf1ufEX6HjPZ7/r9PCqAdDgZDJzqfVVXQVaU3O5zXZePqVAkb8bbG0X+jimc cj47w+1/v4RdrV9WUI0m/4gBsCq8AK0IKLnpo+o6JMawyNqw1eUnK2Nck8izKbFjMo2A InGeZtO2jK/kLhQI+FXFNXzc+szpbUzAXbd0GH4lGq/bA1pzrpSpYq8fwsKdrY+on/e7 kPkg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from:dkim-signature; bh=I4VSkzbyXnOaOWRe/s0Mfawm97Jzf4wpZf3Ejg331aA=; fh=wj4fpoitfUuT9lnmxYpjWQofo4DRhMPmJ4OckgOzWCU=; b=bl+OBQzdTHyYm7KipssRzvZdxxkT9Z57hA0jFFE+Dgk0+iXi/6sSZB1EqOlXnvFb0b if6JULcNofN6GWsNAM1GmqD3PMGYFtBmrfNI9HG4LtivrK8vE8kt2wrmrhIyNwv6bXd+ dsrAVHrMolRhfWN5g6pJ6T0K+4nTYbYXN2hAPJqJvQpA30A903qf8F8JiwWD59DYF9Lk yKS7KtBCZZB9mGWRGBWVMo88gc6FH7YyxERW6en7TrkSTe7Xi4MMHl/oIBvMAiNgY1TW Gb4GCDSEJI+kw657KokbqYGjii+ujB6Uel2jCpYx/1jdzmmZmNL/voe0GGUolB2whfzU QLew==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=Lgt4Gvmb; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-95002-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-95002-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [139.178.88.99]) by mx.google.com with ESMTPS id bx36-20020a056a02052400b005cdfa6ec001si14459501pgb.380.2024.03.06.22.21.32 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 06 Mar 2024 22:21:32 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-95002-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) client-ip=139.178.88.99; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=Lgt4Gvmb; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-95002-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-95002-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id DFAA3287D1D for ; Thu, 7 Mar 2024 06:21:31 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 1A3C71C6B1; Thu, 7 Mar 2024 06:21:19 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="Lgt4Gvmb" Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 07AAC107A0; Thu, 7 Mar 2024 06:21:15 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709792478; cv=none; b=Jvf05y/ym9POGrFbOkywPvUczqMx1QzRPZXMcGtkWPIi8wO7W5dK6pvMXsW/WMUF20zv2Pgi7x9euZNV7hUrn/5QIw5/vmsM/KtxzpExrORN2a+Met7BdE5P/msNOOYXvFpnPFFLZYYOoK15HaH8cWFz1nArG3TLddHcnqG6pfM= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709792478; c=relaxed/simple; bh=0icvtgE8M58pWa4q1sSV2EJUsQpgcYi4WAyBCV7cpLE=; h=From:To:CC:Subject:Date:Message-ID:MIME-Version:Content-Type; b=MZenm/pUzBz0Lcta/NpxW+ZVf6rXdErkZYxhc6anoCsT2xFQ/qxFUYlktyfbu1vRARxpmcBFHfdgLuziZ8ggeJEMg1qJS9SavoC21ccJd3olulbqp12CdFTLbmycLe5/Lwmxm3iS/egenXHo3WmBw0ek8D8uCPkCd7bj0yFsy4A= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=Lgt4Gvmb; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279868.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 4274eKGM020752; Thu, 7 Mar 2024 06:21:09 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id:mime-version :content-transfer-encoding:content-type; s=qcppdkim1; bh=I4VSkzb yXnOaOWRe/s0Mfawm97Jzf4wpZf3Ejg331aA=; b=Lgt4GvmbgHgMfo7WmXtWp1D pxKl6pxCK/mOzuERBjvMwWJGauC5TSDewiMLLPwgBgbzEdjnyyPziYWwimQ5CP9e xemcZPAunLEh4miHXniOGJu3drdLvFT6UzVwQQgZCzzJpwERYDUNuGJZ9QwBGrSW 3MztItG+ibKjkxc1yqnph8hYaTqwpMBzhQ+yw8ix+vyhaV4kZ8BG2xG/dz9w5fUB G40u+ucBrgR7g+81hIu4EKCmQ1VQ/qdbr8VTolTg+cEFMiMiJebS2WIXhouX90AP Qnb1nmp4qGIuTuiorx9EpR+LQwZ78ZkXxN2kNV89ynmkjvo/f5i0/3kJOxlnB0A= = Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3wpsxhhutm-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 07 Mar 2024 06:21:09 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 4276L8Sn013991 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 7 Mar 2024 06:21:08 GMT Received: from hu-kriskura-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Wed, 6 Mar 2024 22:21:03 -0800 From: Krishna Kurapati To: Krzysztof Kozlowski , Rob Herring , Bjorn Andersson , Wesley Cheng , Konrad Dybcio , "Greg Kroah-Hartman" , Conor Dooley , Thinh Nguyen , Felipe Balbi , Johan Hovold CC: , , , , , , Krishna Kurapati Subject: [PATCH v16 0/9] Add multiport support for DWC3 controllers Date: Thu, 7 Mar 2024 11:50:43 +0530 Message-ID: <20240307062052.2319851-1-quic_kriskura@quicinc.com> X-Mailer: git-send-email 2.34.1 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: bxKyiTn24t_PLKgs0qA4KQZQj-wVbIMk X-Proofpoint-ORIG-GUID: bxKyiTn24t_PLKgs0qA4KQZQj-wVbIMk X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-03-07_02,2024-03-06_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 bulkscore=0 lowpriorityscore=0 phishscore=0 adultscore=0 spamscore=0 impostorscore=0 mlxlogscore=999 priorityscore=1501 malwarescore=0 clxscore=1015 mlxscore=0 suspectscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2402120000 definitions=main-2403070044 Currently the DWC3 driver supports only single port controller which requires at most two PHYs ie HS and SS PHYs. There are SoCs that has DWC3 controller with multiple ports that can operate in host mode. Some of the port supports both SS+HS and other port supports only HS mode. This change primarily refactors the Phy logic in core driver to allow multiport support with Generic Phy's. Changes have been tested on QCOM SoC SA8295P which has 4 ports (2 are HS+SS capable and 2 are HS only capable). This series depends on removal of ACPI from DWC3 QCOM wrapper [1]. Changes in v16: Removing ACPI has simplified the interrupt reading in wrapper. Also the logic to find number of ports is based on dp_hs_phy interrupt check in DT. Enabling and disabling interrupts is now done per port. Added info on power event irq in commit message. Changes in v15: Added minItems property in qcom,dwc3 bindings as suggested by Rob. Retained all RB's/ACK's got in v14. Changes in v14: Moved wrapper binding update to 5th patch in the series as it deals with only wakeup and not enumeration. The first part of the series deals with enumeration and the next part deals with wakeup. Updated commit text for wrapper driver patches. Added error checks in get_port_index and setup_irq call which were missing in v13. Added SOB and CDB tags appropriately for the patches. Rebased code on top of latest usb next. DT changes have been removed and will be sent as a separate series. Changes in v13: This series is a subset of patches in v11 as the first 3 patches in v11 have been mereged into usb-next. Moved dr_mode property from platform specific files to common sc8280xp DT. Fixed function call wrapping, added comments and replaced #defines with enum in dwc3-qcom for identifying IRQ index appropriately. Fixed nitpicks pointed out in v11 for suspend-resume handling. Added reported-by tag for phy refactoring patch as a compile error was found by kernel test bot [1]. Removed reviewed-by tag of maintainer for phy refactoring patch as a minor change of increasing phy-names array size by 2-bytes was done to fix compilation issue mentioned in [1]. Changes in v12: Pushed as a subset of acked but no-yet-merged patches of v11 with intent of making rebase of other patches easy. Active reviewers from community suggested that it would be better to push the whole series in one go as it would give good clarity and context for all the patches in the series. So pushed v13 for the same addressing comments received in v11. Changes in v11: Implemented port_count calculation by reading interrupt-names from DT. Refactored IRQ handling in dwc3-qcom. Moving of macros to xhci-ext-caps.h made as a separate patch. Names of interrupts to be displayed on /proc/interrupts set to the ones present in DT. Changes in v10: Refactored phy init/exit/power-on/off functions in dwc3 core Refactored dwc3-qcom irq registration and handling Implemented wakeup for multiport irq's Moved few macros from xhci.h to xhci-ext-caps.h Fixed nits pointed out in v9 Fixed Co-developed by and SOB tags in patches 5 and 11 Changes in v9: Added IRQ support for DP/DM/SS MP Irq's of SC8280 Refactored code to read port count by accessing xhci registers Changes in v8: Reorganised code in patch-5 Fixed nitpicks in code according to comments received on v7 Fixed indentation in DT patches Added drive strength for pinctrl nodes in SA8295 DT Changes in v7: Added power event irq's for Multiport controller. Udpated commit text for patch-9 (adding DT changes for enabling first port of multiport controller on sa8540-ride). Fixed check-patch warnings for driver code. Fixed DT binding errors for changes in snps,dwc3.yaml Reabsed code on top of usb-next Changes in v6: Updated comments in code after. Updated variables names appropriately as per review comments. Updated commit text in patch-2 and added additional info as per review comments. The patch header in v5 doesn't have "PATHCH v5" notation present. Corrected it in this version. Changes in v5: Added DT support for first port of Teritiary USB controller on SA8540-Ride Added support for reading port info from XHCI Extended Params registers. Changes in RFC v4: Added DT support for SA8295p. Changes in RFC v3: Incase any PHY init fails, then clear/exit the PHYs that are already initialized. Changes in RFC v2: Changed dwc3_count_phys to return the number of PHY Phandles in the node. This will be used now in dwc3_extract_num_phys to increment num_usb2_phy and num_usb3_phy. Added new parameter "ss_idx" in dwc3_core_get_phy_ny_node and changed its structure such that the first half is for HS-PHY and second half is for SS-PHY. In dwc3_core_get_phy, for multiport controller, only if SS-PHY phandle is present, pass proper SS_IDX else pass -1. Tests done: a) Tested enumeration and wakeup on Tertiary controller of SA8540 Ride / # lsusb Bus 001 Device 001: ID 1d6b:0002 Bus 001 Device 002: ID 03f0:134a Bus 002 Device 001: ID 1d6b:0003 / # dmesg | grep ports [ 0.326208] xhci-hcd xhci-hcd.0.auto: Host supports USB 3.1 Enhanced SuperSpeed [ 0.327065] hub 1-0:1.0: 4 ports detected [ 0.328289] hub 2-0:1.0: 2 ports detected b) Tested enumeration and working of device mode on SA8450 QRD c) Interrupts registering properly: / # cat /proc/interrupts |grep phy 158: 1 0 0 0 0 0 0 0 PDC 127 Edge dp_hs_phy_1 159: 0 0 0 0 0 0 0 0 PDC 129 Edge dp_hs_phy_2 160: 0 0 0 0 0 0 0 0 PDC 131 Edge dp_hs_phy_3 161: 0 0 0 0 0 0 0 0 PDC 133 Edge dp_hs_phy_4 162: 2 0 0 0 0 0 0 0 PDC 126 Edge dm_hs_phy_1 163: 0 0 0 0 0 0 0 0 PDC 16 Level ss_phy_1 164: 0 0 0 0 0 0 0 0 PDC 128 Edge dm_hs_phy_2 165: 0 0 0 0 0 0 0 0 PDC 17 Level ss_phy_2 166: 0 0 0 0 0 0 0 0 PDC 130 Edge dm_hs_phy_3 167: 0 0 0 0 0 0 0 0 PDC 132 Edge dm_hs_phy_4 [1]: https://lore.kernel.org/all/20240305093216.3814787-1-quic_kriskura@quicinc.com/ Links to previous versions: Link to v15: https://lore.kernel.org/all/20240216005756.762712-1-quic_kriskura@quicinc.com/ Link to v14: https://lore.kernel.org/all/20240206051825.1038685-1-quic_kriskura@quicinc.com/ Link to v13: https://lore.kernel.org/all/20231007154806.605-1-quic_kriskura@quicinc.com/ Link to v12: https://lore.kernel.org/all/20231004165922.25642-1-quic_kriskura@quicinc.com/ Link to v11: https://lore.kernel.org/all/20230828133033.11988-1-quic_kriskura@quicinc.com/ Link to v10: https://lore.kernel.org/all/20230727223307.8096-1-quic_kriskura@quicinc.com/ Link to v9: https://lore.kernel.org/all/20230621043628.21485-1-quic_kriskura@quicinc.com/ Link to v8: https://lore.kernel.org/all/20230514054917.21318-1-quic_kriskura@quicinc.com/ Link to v7: https://lore.kernel.org/all/20230501143445.3851-1-quic_kriskura@quicinc.com/ Link to v6: https://lore.kernel.org/all/20230405125759.4201-1-quic_kriskura@quicinc.com/ Link to v5: https://lore.kernel.org/all/20230310163420.7582-1-quic_kriskura@quicinc.com/ Link to RFC v4: https://lore.kernel.org/all/20230115114146.12628-1-quic_kriskura@quicinc.com/ Link to RFC v3: https://lore.kernel.org/all/1654709787-23686-1-git-send-email-quic_harshq@quicinc.com/#r Link to RFC v2: https://lore.kernel.org/all/1653560029-6937-1-git-send-email-quic_harshq@quicinc.com/#r Krishna Kurapati (9): dt-bindings: usb: Add bindings for multiport properties on DWC3 controller usb: dwc3: core: Access XHCI address space temporarily to read port info usb: dwc3: core: Skip setting event buffers for host only controllers usb: dwc3: core: Refactor PHY logic to support Multiport Controller dt-bindings: usb: qcom,dwc3: Add bindings for SC8280 Multiport usb: dwc3: qcom: Add helper function to request wakeup interrupts usb: dwc3: qcom: Refactor IRQ handling in glue driver usb: dwc3: qcom: Enable wakeup for applicable ports of multiport usb: dwc3: qcom: Add multiport suspend/resume support for wrapper .../devicetree/bindings/usb/qcom,dwc3.yaml | 34 ++ .../devicetree/bindings/usb/snps,dwc3.yaml | 13 +- drivers/usb/dwc3/core.c | 325 +++++++++++++----- drivers/usb/dwc3/core.h | 19 +- drivers/usb/dwc3/drd.c | 15 +- drivers/usb/dwc3/dwc3-qcom.c | 256 +++++++++----- 6 files changed, 487 insertions(+), 175 deletions(-) -- 2.34.1