Received: by 2002:ab2:3319:0:b0:1ef:7a0f:c32d with SMTP id i25csp101306lqc; Thu, 7 Mar 2024 11:27:22 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCV59lSMAvt1VruCg3qsHyzSnEp9tmi3zAb+UlEOjYSAHLp3P7hJmk/f2NWTuKQCc7VBRC7jH/15+iIgnM/B7icFkH19iE8DpEHitKmN7w== X-Google-Smtp-Source: AGHT+IEk+mrqhWBqEbI48Zb6nF0NPb6QDzUyaBRiNgNve1c2+k8H6TQQHNZYj7B1M5b1CCitQjkO X-Received: by 2002:a05:6214:180e:b0:690:a649:73b0 with SMTP id o14-20020a056214180e00b00690a64973b0mr2082811qvw.12.1709839642379; Thu, 07 Mar 2024 11:27:22 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709839642; cv=pass; d=google.com; s=arc-20160816; b=ZZdwoHgEBME1jwazEtcllnABkVL2eaRY4eiiLm/BcXhQh5S0PcaES0mIGEwwsN6MMh uFNWGCLQVOx0PjxDCGMO/Qg70CEKtC6iljFMs369+HFQfIyZQkQ/vQ4nob+fsF0wgYCz QvDGgxMAx9e7Bq15qJ9NSBjqCW9OQBxXeUxTNeudYVs2wSQS/oiJsXYI/wtA0ysrUMas 4xSjDvyqAKXxuiQLV/ve/XEbxSzQOsNS+XvqRXnqrquHXNeg1PDGKnf8Qkw4exEm4xcC qcbrjpMBpz+HFQ1ec4j2cOv8E8xXEl9Vrm08UG0+BuR4GZeKzL7FrJptPpauKubww8mb JfBQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from:dkim-signature; bh=7HOhqeuo3gBSpht+JBxkQCqfk1u0Zma1GFl+7tCnofY=; fh=587HhpVFjynZS29HvsilTog7BQoF8zq7mAgfQhD325Y=; b=rFY95eDRBi3psjKvy/oLQ4selS+T7u30TVwfOdiwzBqQ5/r6qNUwWojqviYR547jPx Z9UwIinzOIaLhulmLJONghg1auyjwHu8r1RiuQjBuMSVIjb8C7W8Id2TjcyBpThGxuae QpnScBxZX8lIN+rFzFBxKrgppezcULiQUQu3mYttohYafKLdUn+YKb/90NxyXRGSOD8q PrFWrOU+k/wpaAZgSGGv1rF6pQSK1l5oNPLD1CDdNdZaZ0d2Pkks1CxEWt5T8fLK9H07 1J3JsPmpAF9sSGlKmNHMAGapsLlzWTooGa6u6LjvHq0jiqxK69AcqPG379+dFN038o4i B6zA==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=PZ0SfAgN; arc=pass (i=1 spf=pass spfdomain=intel.com dkim=pass dkdomain=intel.com dmarc=pass fromdomain=intel.com); spf=pass (google.com: domain of linux-kernel+bounces-96103-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-96103-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [147.75.199.223]) by mx.google.com with ESMTPS id f12-20020a0562141d2c00b0068efe8cf6dasi17923798qvd.12.2024.03.07.11.27.22 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 07 Mar 2024 11:27:22 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-96103-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) client-ip=147.75.199.223; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=PZ0SfAgN; arc=pass (i=1 spf=pass spfdomain=intel.com dkim=pass dkdomain=intel.com dmarc=pass fromdomain=intel.com); spf=pass (google.com: domain of linux-kernel+bounces-96103-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-96103-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id 2176A1C2126C for ; Thu, 7 Mar 2024 19:27:22 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 0035913665C; Thu, 7 Mar 2024 19:27:17 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b="PZ0SfAgN" Received: from mgamail.intel.com (mgamail.intel.com [198.175.65.18]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 65EC8136980; Thu, 7 Mar 2024 19:27:13 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=198.175.65.18 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709839636; cv=none; b=LKuUtuXaMJitxPh2IO0zgC5rvoxHs/cUcQhcc9UEEqhcBGzhM/DXR0yxPN0GuROB3kycFp1vyq2woWIWYIHM1aZ8oTbWfNJR8btPzpD19JF7HUt734X9FHTV02pzudo0eSi6hzSywZ5hbxKLFnQ2bbMIBt/eM1rFb9QQIj0qZGw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709839636; c=relaxed/simple; bh=O9HYUfGhBrMg/vLIPn1khVFtzwO/60/tyJqtjWCD8sg=; h=From:To:Cc:Subject:Date:Message-ID:MIME-Version; b=fSkrFTPn/DN1gKpxu/2JXG3sSu/kc3KkqpC1EAtXQRw2YrljtJ2eBWjvKSUQGxJZrWJajUWALLpHCsGZo1tMNFJgLK9AEQvOsNbt8JOyFsW+aiZKUuKzi7f5T/ba8r/YeYy8Y1tYgk8Z3fP+HzATUKUaOelA+YoG8z/MTSba3GQ= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com; spf=pass smtp.mailfrom=intel.com; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b=PZ0SfAgN; arc=none smtp.client-ip=198.175.65.18 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=intel.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1709839634; x=1741375634; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=O9HYUfGhBrMg/vLIPn1khVFtzwO/60/tyJqtjWCD8sg=; b=PZ0SfAgNUdvdcdshRph9WdfPLnvbX9ty+SYaMrHEvr0lsfJfjTJxtDHJ QLX/vKiHotwfibQlB2jTM57WhkXYizpF6P1SxWPvk3BJL+muDTydG+C2F 37nBFTnI5+nGQPMcaEYFfScOmbCP1MLEc4unwqw0Kjge8FUTQDztIK89K gxEGVCEjTo9oR5vkOHUGd3dQyMB5S4FyM4uBofmfhvGf8IWCW3pIebJN1 R4luJtpQ/R8V9D/EJMAwC0Rz0LN+COm8Aj8cBjkLslIWHagbxJiP/iBh2 Cy0zoPw0Fvb66PcUKqdn521Zzijvsd6ieOLewfNE7DWqD0FS5wHPVSLhz Q==; X-IronPort-AV: E=McAfee;i="6600,9927,11006"; a="4654556" X-IronPort-AV: E=Sophos;i="6.07,107,1708416000"; d="scan'208";a="4654556" Received: from orviesa009.jf.intel.com ([10.64.159.149]) by orvoesa110.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 07 Mar 2024 11:27:13 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.07,107,1708416000"; d="scan'208";a="10287693" Received: from agluck-desk3.sc.intel.com ([172.25.222.105]) by orviesa009-auth.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 07 Mar 2024 11:27:13 -0800 From: Tony Luck To: Borislav Petkov Cc: "Naik, Avadhut" , "Mehta, Sohil" , "Yazen Ghannam" , x86@kernel.org, linux-edac@vger.kernel.org, linux-kernel@vger.kernel.org, Tony Luck Subject: [PATCH v3] x86/mce: Dynamically size space for machine check records Date: Thu, 7 Mar 2024 11:27:04 -0800 Message-ID: <20240307192704.37213-1-tony.luck@intel.com> X-Mailer: git-send-email 2.43.0 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Systems with a large number of CPUs may generate a large number of machine check records when things go seriously wrong. But Linux has a fixed buffer that can only capture a few dozen errors. Allocate space based on the number of CPUs (with a minimum value based on the historical fixed buffer that could store 80 records). Signed-off-by: Tony Luck Reviewed-by: Sohil Mehta --- Changes since V2; Link: https://lore.kernel.org/all/20240307000256.34352-1-tony.luck@intel.com/ Boris: Eliminate "out:" label in mce_gen_pool_create() Sohil: Added Reviewed-by tag arch/x86/kernel/cpu/mce/genpool.c | 28 +++++++++++++++++++--------- 1 file changed, 19 insertions(+), 9 deletions(-) diff --git a/arch/x86/kernel/cpu/mce/genpool.c b/arch/x86/kernel/cpu/mce/genpool.c index fbe8b61c3413..cadf28662a70 100644 --- a/arch/x86/kernel/cpu/mce/genpool.c +++ b/arch/x86/kernel/cpu/mce/genpool.c @@ -16,14 +16,14 @@ * used to save error information organized in a lock-less list. * * This memory pool is only to be used to save MCE records in MCE context. - * MCE events are rare, so a fixed size memory pool should be enough. Use - * 2 pages to save MCE events for now (~80 MCE records at most). + * MCE events are rare, so a fixed size memory pool should be enough. + * Allocate on a sliding scale based on number of CPUs. */ -#define MCE_POOLSZ (2 * PAGE_SIZE) +#define MCE_MIN_ENTRIES 80 +#define MCE_PER_CPU 2 static struct gen_pool *mce_evt_pool; static LLIST_HEAD(mce_event_llist); -static char gen_pool_buf[MCE_POOLSZ]; /* * Compare the record "t" with each of the records on list "l" to see if @@ -118,22 +118,32 @@ int mce_gen_pool_add(struct mce *mce) static int mce_gen_pool_create(void) { + int mce_numrecords, mce_poolsz, order; struct gen_pool *tmpp; int ret = -ENOMEM; + void *mce_pool; - tmpp = gen_pool_create(ilog2(sizeof(struct mce_evt_llist)), -1); + order = order_base_2(sizeof(struct mce_evt_llist)); + tmpp = gen_pool_create(order, -1); if (!tmpp) - goto out; + return ret; - ret = gen_pool_add(tmpp, (unsigned long)gen_pool_buf, MCE_POOLSZ, -1); + mce_numrecords = max(MCE_MIN_ENTRIES, num_possible_cpus() * MCE_PER_CPU); + mce_poolsz = mce_numrecords * (1 << order); + mce_pool = kmalloc(mce_poolsz, GFP_KERNEL); + if (!mce_pool) { + gen_pool_destroy(tmpp); + return ret; + } + ret = gen_pool_add(tmpp, (unsigned long)mce_pool, mce_poolsz, -1); if (ret) { gen_pool_destroy(tmpp); - goto out; + kfree(mce_pool); + return ret; } mce_evt_pool = tmpp; -out: return ret; } base-commit: d206a76d7d2726f3b096037f2079ce0bd3ba329b -- 2.43.0