Received: by 2002:ab2:3319:0:b0:1ef:7a0f:c32d with SMTP id i25csp642836lqc; Fri, 8 Mar 2024 07:47:36 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCVk5N40YAVll07NzhZf9EgDnpySoxj00RM9un4+N1sOja8RqG2/2wrW5DxAuJPNDg3eOsVXObZuomFVRknqcYJP2kN5/y4GcW8KE15OeA== X-Google-Smtp-Source: AGHT+IE98kqhDouwdJUxDrRdcSJlyLWiNBkELWMqTB/eGZVD5lp5WbZoFdPhXO7LsCfjdIGImVuQ X-Received: by 2002:a05:6808:902:b0:3c1:e7b2:53a7 with SMTP id w2-20020a056808090200b003c1e7b253a7mr11051691oih.19.1709912855915; Fri, 08 Mar 2024 07:47:35 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709912855; cv=pass; d=google.com; s=arc-20160816; b=MZ0MwwYEPGcsqkKv6UkLL20abri4zuSw96mzfPZCtX9O/m6l4A9pdECRBH7R5Y1Ghb S+lvj7tc1MdgHVzy+PjigDhmHfkcG0O7IodKl1SiqTn4PSx8RfCJvV8Jd2P4JLhD8GYf Xv4UIWKdTiHsmhv4UdzHhwKh/2A4AoKeWL9N/NwmblXYpLrK/eQW8x6YMdmFROVoeZ4h J6I/+w920GxT+U4DrPKbrisEV9l4L+nwqfxQXPDKGoCzwIgp0NmHnq6iVX31dcGfr0Au IVOh0ka4nglNIUPIj/xPYCwGnQjX9oy/FemTioIyd6ke515BrIAGTvB33UGIc/5VDN08 eVAA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:list-unsubscribe:list-subscribe:list-id:precedence :subject:date:from; bh=ybBJ51tCEiwYCMvRqAqFfSH54Moh72yOhtRwY6Ki5Zo=; fh=DZ/j5LWgeFcbgYFhuiu7iAd2myZyC0wlXi8I9WYIDfU=; b=k2pbdSJOciEsyKXXez6tvSANGRLsbzUKhh6RdxbJ6vCZbplT/axQfN9af+AFWRwcxP 021AT/K83/egAqvxGDn3hCsMIArUg4lv4yjJoOY1GQWiFObQuOgSg2gqDyoKXqYljrme 28YYPhnZM+hrPBzB/uAEztXc4j/GYyWVcmffXRBrkfOxzSJSWJkjkkPbsMsqJRcj80kS UjmZGXYES0Xlo/dazu15BVl0nlmd7Ae/NU/c6plXa9/1bEbeoIUXA95WeMbhudi9XuiQ 2z+qdeLU962r8316/o3PHZXud2/EVMnftwIEvDPjs3AtK5m6UhkbzPynyLha3kSvcbvk E7Cw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; arc=pass (i=1 spf=pass spfdomain=0leil.net); spf=pass (google.com: domain of linux-kernel+bounces-97252-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-97252-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [2604:1380:45d1:ec00::1]) by mx.google.com with ESMTPS id j14-20020a05622a038e00b0042ef90b4311si10527630qtx.637.2024.03.08.07.47.35 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 08 Mar 2024 07:47:35 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-97252-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) client-ip=2604:1380:45d1:ec00::1; Authentication-Results: mx.google.com; arc=pass (i=1 spf=pass spfdomain=0leil.net); spf=pass (google.com: domain of linux-kernel+bounces-97252-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-97252-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id A13501C2154A for ; Fri, 8 Mar 2024 15:47:35 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id B05325787B; Fri, 8 Mar 2024 15:46:36 +0000 (UTC) Received: from smtp-8fa9.mail.infomaniak.ch (smtp-8fa9.mail.infomaniak.ch [83.166.143.169]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id B0D2F3BBE2 for ; Fri, 8 Mar 2024 15:46:33 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=83.166.143.169 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709912796; cv=none; b=jxgqGI5DKuOkekFdBpPohJn1d/irFQjfhmnJuzG9XEq9Zgbo6DZ895HyCKuiqNd8VlQ+oaV8yKX7Q2fKvZwH8fh++2mrubJAX75LHWLGqkn9slMBZ0Gxj7mGFu+Qs5o5HWg4PQGAvn4HuwDJA426gwf9mRMXL4kZ3IzydFXUqYY= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709912796; c=relaxed/simple; bh=2lDcs35zMlrFWBoz1f+V+xz2jDVMtjyyAVMGf9MUILU=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=lpNoK8/TURkSfKkJWcX2PRliDpdX8GGPLCbhL2qX7vLdeMPO5UQjid3uxCKEnwutNlSpihGTBJBdWQpk7fbxAjFhmuphsTo5NF9DGMpFh3xhw+wXQWwJEaPhoSt6iBMi+nUVoYy8OWR5AFvvxfqwsKScF49maWzXnuDA8RUwWTY= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=0leil.net; spf=pass smtp.mailfrom=0leil.net; arc=none smtp.client-ip=83.166.143.169 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=0leil.net Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=0leil.net Received: from smtp-3-0000.mail.infomaniak.ch (smtp-3-0000.mail.infomaniak.ch [10.4.36.107]) by smtp-4-3000.mail.infomaniak.ch (Postfix) with ESMTPS id 4TrrBB2DqHz14Qt; Fri, 8 Mar 2024 16:46:26 +0100 (CET) Received: from unknown by smtp-3-0000.mail.infomaniak.ch (Postfix) with ESMTPA id 4TrrB9553Rzr7; Fri, 8 Mar 2024 16:46:25 +0100 (CET) From: Quentin Schulz Date: Fri, 08 Mar 2024 16:46:09 +0100 Subject: [PATCH v2 3/3] arm64: dts: rockchip: add regulators for PCIe on RK3399 Puma Haikou Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20240308-puma-diode-pu-v2-3-309f83da110a@theobroma-systems.com> References: <20240308-puma-diode-pu-v2-0-309f83da110a@theobroma-systems.com> In-Reply-To: <20240308-puma-diode-pu-v2-0-309f83da110a@theobroma-systems.com> To: Rob Herring , Krzysztof Kozlowski , Conor Dooley , Heiko Stuebner Cc: Klaus Goger , Quentin Schulz , devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-rockchip@lists.infradead.org, linux-kernel@vger.kernel.org, Quentin Schulz , Dragan Simic X-Mailer: b4 0.13.0 X-Infomaniak-Routing: alpha From: Quentin Schulz The PCIe PHY requires two regulators and are present on the SoM directly, while the PCIe connector also exposes 3V3 and 12V power rails which are available on the baseboard. Considering that 3/4 regulators are always-on on HW level and that the last one depends on a regulator from the PMIC that is specified as always on, this commit should be purely cosmetic and no change in behavior is expected. Let's add all regulators for PCIe on RK3399 Puma Haikou. Reviewed-by: Dragan Simic Signed-off-by: Quentin Schulz --- .../arm64/boot/dts/rockchip/rk3399-puma-haikou.dts | 2 ++ arch/arm64/boot/dts/rockchip/rk3399-puma.dtsi | 26 ++++++++++++++++++++++ 2 files changed, 28 insertions(+) diff --git a/arch/arm64/boot/dts/rockchip/rk3399-puma-haikou.dts b/arch/arm64/boot/dts/rockchip/rk3399-puma-haikou.dts index 18a98c4648eae..66ebb148bbc9a 100644 --- a/arch/arm64/boot/dts/rockchip/rk3399-puma-haikou.dts +++ b/arch/arm64/boot/dts/rockchip/rk3399-puma-haikou.dts @@ -194,6 +194,8 @@ &pcie0 { num-lanes = <4>; pinctrl-names = "default"; pinctrl-0 = <&pcie_clkreqn_cpm>; + vpcie3v3-supply = <&vcc3v3_baseboard>; + vpcie12v-supply = <&dc_12v>; status = "okay"; }; diff --git a/arch/arm64/boot/dts/rockchip/rk3399-puma.dtsi b/arch/arm64/boot/dts/rockchip/rk3399-puma.dtsi index 2484ad2bd86fc..ccbe3a7a1d2c2 100644 --- a/arch/arm64/boot/dts/rockchip/rk3399-puma.dtsi +++ b/arch/arm64/boot/dts/rockchip/rk3399-puma.dtsi @@ -79,6 +79,26 @@ vcc5v0_sys: vcc5v0-sys { regulator-max-microvolt = <5000000>; }; + vcca_0v9: vcca-0v9-regulator { + compatible = "regulator-fixed"; + regulator-name = "vcca_0v9"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt = <900000>; + regulator-max-microvolt = <900000>; + vin-supply = <&vcc_1v8>; + }; + + vcca_1v8: vcca-1v8-regulator { + compatible = "regulator-fixed"; + regulator-name = "vcca_1v8"; + regulator-always-on; + regulator-boot-on; + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + vin-supply = <&vcc3v3_sys>; + }; + vdd_log: vdd-log { compatible = "pwm-regulator"; pwms = <&pwm2 0 25000 1>; @@ -416,6 +436,12 @@ &io_domains { gpio1830-supply = <&vcc_1v8>; }; +&pcie0 { + /* PCIe PHY supplies */ + vpcie0v9-supply = <&vcca_0v9>; + vpcie1v8-supply = <&vcca_1v8>; +}; + &pcie_clkreqn_cpm { rockchip,pins = <2 RK_PD2 RK_FUNC_GPIO &pcfg_pull_up>; -- 2.44.0