Received: by 2002:ab2:3319:0:b0:1ef:7a0f:c32d with SMTP id i25csp939984lqc; Fri, 8 Mar 2024 17:28:27 -0800 (PST) X-Forwarded-Encrypted: i=3; AJvYcCV1B6QZpashsVCHFyRMIgzdsNGcSd+hER9gmKv2I33vPS4fjHoujkem5HqDkMUZM22qaE+gcKpOvxS8RqJpsXcuoQaUUB6YN+wIjJY5Fw== X-Google-Smtp-Source: AGHT+IHUgKRWCm2miIStKwewP+xe9Mxtcb5W6JzXUKBkP0ZwbPxP3bE2BOeST8V43onxVpIwt2SX X-Received: by 2002:a05:620a:191a:b0:788:1d39:6a21 with SMTP id bj26-20020a05620a191a00b007881d396a21mr1049379qkb.2.1709947707261; Fri, 08 Mar 2024 17:28:27 -0800 (PST) ARC-Seal: i=2; a=rsa-sha256; t=1709947707; cv=pass; d=google.com; s=arc-20160816; b=NJMein+wlBfOcsRF5HXlIvmIJMjJNnyikAoiz46FLVb9ETjNfk+mspwzdQlSPr/VTh Z1LDIa11+GtBe1jtaEvPjpETGbLuFeEk1Xnxqs6/75hn1jCroIoAoDkOwzdZDg4f2Ed1 hP2Ra4+XZBCAF4YwF7Ty1Vso74lZ/NwSOmqGTXRGBNxOMeg+rQa2gcpPIhrhoOM6ovhn iNoSntiVo8i59rcKZRoTO02FSbeCXh8KBtYenjmQDrBdYGw5UFBkuUZF++loPl/7tcUX Odt3SOeP2OPEl1e5VGA6mlAtosWv2f8SWWzCVo9lpEYerQUK2W+xTK640nWPr3oqSjGB NPlA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:from:subject:message-id:references:mime-version :list-unsubscribe:list-subscribe:list-id:precedence:in-reply-to:date :reply-to:dkim-signature; bh=bOeR0l241/HNIRQwF4+765+GZlbUNLMWslpjXSL9lcI=; fh=NyWG4rD5t6h5r/4R5u0tCCJ3lWPqli6Lgx24ds/Q2bw=; b=WE5DwF+eIU6RntSP5RJn0u1HBq3Fl/l1I64ZZvYPUvM0DmJssXkyTyMQJ+U6mIDnqx +UxNzLXfN0UjVbTHzVKc1xwyHQmNyDS/erElO7gaU9J2EWbS+pLHG830a/5QDWh7t1rj rXq97HPwSLH09bNFn4sMqqdBwdacjCqFwv2FkgDrR9eXa+l1wwBpW/5CvI4reei7/907 y3njgXbD3ETlIscz7JtAzvRE4G1Ds8KjPjJTtsDvyl7ANhBF29Q1biSkrywSphoq/b9k C1omlzD3HQYyyw3OtIAXk8pG9dgnG4dnPLETBFlp8iXRsVMQi3UMt0qNsHfb0b1Q0elV Dn3A==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@google.com header.s=20230601 header.b=IFnnJqxw; arc=pass (i=1 spf=pass spfdomain=flex--seanjc.bounces.google.com dkim=pass dkdomain=google.com dmarc=pass fromdomain=google.com); spf=pass (google.com: domain of linux-kernel+bounces-97728-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-97728-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [2604:1380:45d1:ec00::1]) by mx.google.com with ESMTPS id bl9-20020a05620a1a8900b00788401dda3bsi798801qkb.143.2024.03.08.17.28.27 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 08 Mar 2024 17:28:27 -0800 (PST) Received-SPF: pass (google.com: domain of linux-kernel+bounces-97728-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) client-ip=2604:1380:45d1:ec00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@google.com header.s=20230601 header.b=IFnnJqxw; arc=pass (i=1 spf=pass spfdomain=flex--seanjc.bounces.google.com dkim=pass dkdomain=google.com dmarc=pass fromdomain=google.com); spf=pass (google.com: domain of linux-kernel+bounces-97728-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-97728-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=google.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id EA2E31C20C8D for ; Sat, 9 Mar 2024 01:28:26 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id B66742C850; Sat, 9 Mar 2024 01:27:37 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=google.com header.i=@google.com header.b="IFnnJqxw" Received: from mail-pg1-f201.google.com (mail-pg1-f201.google.com [209.85.215.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 5D00B20B12 for ; Sat, 9 Mar 2024 01:27:35 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.215.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709947656; cv=none; b=D0LPzqc+UqdDhN54754wL8i+SZILAHWsOROvZMBc6rHpNLjboUBKOXMCjbPLU1jP6e+mXpg3EivNCmg/nyq3OreVNIitolPApIZ9FqeY+GXUYcpSZ3RVVKoQpaEO3uAoVhTwxOaL2tt54qiYEmprqg6xXGl+6SQLLhl6pX/5OLo= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1709947656; c=relaxed/simple; bh=rUvlDX/garBo7FQGCqJMZMq6R0UBQe0xv8vny/tefDc=; h=Date:In-Reply-To:Mime-Version:References:Message-ID:Subject:From: To:Cc:Content-Type; b=TR2OD2K7ZvrN2P1KVeXMOVbW5/7qb1xGG3eFr9/rURqz7hnm/8VHxIMfqMPVn6RLbSs1CcNE7kOpB1NF8Zvq6ARmjXaNWWdJj0Mg+bcUCryv54P4EePEXlcx8y4/s6VmYnoOIkueemxH2Bi+czWaTnxO5veEJTxwZBBsGZXZF7w= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=google.com; spf=pass smtp.mailfrom=flex--seanjc.bounces.google.com; dkim=pass (2048-bit key) header.d=google.com header.i=@google.com header.b=IFnnJqxw; arc=none smtp.client-ip=209.85.215.201 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=google.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=flex--seanjc.bounces.google.com Received: by mail-pg1-f201.google.com with SMTP id 41be03b00d2f7-5c66a69ec8eso2307320a12.3 for ; Fri, 08 Mar 2024 17:27:35 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20230601; t=1709947654; x=1710552454; darn=vger.kernel.org; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:reply-to:from:to:cc:subject:date:message-id:reply-to; bh=bOeR0l241/HNIRQwF4+765+GZlbUNLMWslpjXSL9lcI=; b=IFnnJqxw3UnRCEpHPAQiTz6fMulfyA4wnvtPnQmxT29Fp1oAxQcvorE8w8h/zqDIfW vnmnh4VlUoZ0LFjkNTmEsp5nPlmwfulaEsgC8b8HFhwXZHM6n735jLOZK+l6W9NegVcz 3QG3nWg7qodbYvwpV9Tvdp0E9NpWEvSb3kTzmMDSFpLoqaKMbvD4q1GLUaM8+g5ShKU8 FVMHYlQj529mRu2nE6o6uasLxDJ85P/KPydhJpdrA4A6Ahpu1BAXp2+iIbgrO5Q3riU3 qgeoM+RTf6431QyG+9To7NczxCDqmumcBL1/tR3HJmK3923UpxnZo4vfm73XzvBUaapt XlyA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1709947654; x=1710552454; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:reply-to:x-gm-message-state:from:to:cc:subject:date:message-id :reply-to; bh=bOeR0l241/HNIRQwF4+765+GZlbUNLMWslpjXSL9lcI=; b=jnPz+ljEGs8CfZ7DogjpJM2uVq+QF7Fd7mHt003qU/djF5uh0mt3KKRuavAGcIsuPM zleGkv3xrCWfB0Cs0Iu6SVcZeqikbgxX2g6j7DTii8UxkQ9MHMxtjVd3JR5Vkf/cxKuH Q+aJgDwvFtOtnvhh5mtI21VcEsVVqiX5iOOzyqV/QU5TDCNL5m8/7xONHbaKQkrBY/EX AYgGAJkm8dLWJc87sgypmGLKZkU26RUM1DUjVpCfXo5kL3hh7xYuHsDF0CT/Tp5SdBE5 xhALr0pmifMPjwbG+kqGH1bAxpYzwSY7g0gkRWtgBERSwd/Wmmv/5+SQo64CLkWgM75j PsJQ== X-Gm-Message-State: AOJu0YwFUzffiJShYadEoM6fchlGZoXRXtLK5QOQKtwkR+/l2QGwwj17 KW+K0qYQ4C4XoFjRTWPAm/iyKslTdQzpcyDkF+4cx2ADaN3B47Sh4FhSHgnQhNncWGBvHyaVnIY KMg== X-Received: from zagreus.c.googlers.com ([fda3:e722:ac3:cc00:7f:e700:c0a8:5c37]) (user=seanjc job=sendgmr) by 2002:a05:6a00:1741:b0:6e6:2a08:ba90 with SMTP id j1-20020a056a00174100b006e62a08ba90mr60420pfc.3.1709947654671; Fri, 08 Mar 2024 17:27:34 -0800 (PST) Reply-To: Sean Christopherson Date: Fri, 8 Mar 2024 17:27:18 -0800 In-Reply-To: <20240309012725.1409949-1-seanjc@google.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: Mime-Version: 1.0 References: <20240309012725.1409949-1-seanjc@google.com> X-Mailer: git-send-email 2.44.0.278.ge034bb2e1d-goog Message-ID: <20240309012725.1409949-3-seanjc@google.com> Subject: [PATCH v6 2/9] x86/cpu: KVM: Move macro to encode PAT value to common header From: Sean Christopherson To: Thomas Gleixner , Ingo Molnar , Borislav Petkov , Dave Hansen , x86@kernel.org, Sean Christopherson , Paolo Bonzini , Andy Lutomirski , Peter Zijlstra Cc: linux-kernel@vger.kernel.org, kvm@vger.kernel.org, Shan Kang , Kai Huang , Xin Li Content-Type: text/plain; charset="UTF-8" Move pat/memtype.c's PAT() macro to msr-index.h as PAT_VALUE(), and use it in KVM to define the default (Power-On / RESET) PAT value instead of open coding an inscrutable magic number. No functional change intended. Signed-off-by: Sean Christopherson --- arch/x86/include/asm/msr-index.h | 6 ++++++ arch/x86/kvm/x86.h | 3 ++- arch/x86/mm/pat/memtype.c | 12 +++--------- 3 files changed, 11 insertions(+), 10 deletions(-) diff --git a/arch/x86/include/asm/msr-index.h b/arch/x86/include/asm/msr-index.h index 29f0ea78e41c..af71f8bb76ae 100644 --- a/arch/x86/include/asm/msr-index.h +++ b/arch/x86/include/asm/msr-index.h @@ -352,6 +352,12 @@ #define MSR_IA32_CR_PAT 0x00000277 +#define PAT_VALUE(p0, p1, p2, p3, p4, p5, p6, p7) \ + ((X86_MEMTYPE_ ## p0) | (X86_MEMTYPE_ ## p1 << 8) | \ + (X86_MEMTYPE_ ## p2 << 16) | (X86_MEMTYPE_ ## p3 << 24) | \ + (X86_MEMTYPE_ ## p4 << 32) | (X86_MEMTYPE_ ## p5 << 40) | \ + (X86_MEMTYPE_ ## p6 << 48) | (X86_MEMTYPE_ ## p7 << 56)) + #define MSR_IA32_DEBUGCTLMSR 0x000001d9 #define MSR_IA32_LASTBRANCHFROMIP 0x000001db #define MSR_IA32_LASTBRANCHTOIP 0x000001dc diff --git a/arch/x86/kvm/x86.h b/arch/x86/kvm/x86.h index a8b71803777b..753403639e72 100644 --- a/arch/x86/kvm/x86.h +++ b/arch/x86/kvm/x86.h @@ -87,7 +87,8 @@ static inline unsigned int __shrink_ple_window(unsigned int val, return max(val, min); } -#define MSR_IA32_CR_PAT_DEFAULT 0x0007040600070406ULL +#define MSR_IA32_CR_PAT_DEFAULT \ + PAT_VALUE(WB, WT, UC_MINUS, UC, WB, WT, UC_MINUS, UC) void kvm_service_local_tlb_flush_requests(struct kvm_vcpu *vcpu); int kvm_check_nested_events(struct kvm_vcpu *vcpu); diff --git a/arch/x86/mm/pat/memtype.c b/arch/x86/mm/pat/memtype.c index 3e0ba044925f..f2dedddfbaf2 100644 --- a/arch/x86/mm/pat/memtype.c +++ b/arch/x86/mm/pat/memtype.c @@ -245,12 +245,6 @@ void pat_cpu_init(void) void __init pat_bp_init(void) { struct cpuinfo_x86 *c = &boot_cpu_data; -#define PAT(p0, p1, p2, p3, p4, p5, p6, p7) \ - ((X86_MEMTYPE_ ## p0) | (X86_MEMTYPE_ ## p1 << 8) | \ - (X86_MEMTYPE_ ## p2 << 16) | (X86_MEMTYPE_ ## p3 << 24) | \ - (X86_MEMTYPE_ ## p4 << 32) | (X86_MEMTYPE_ ## p5 << 40) | \ - (X86_MEMTYPE_ ## p6 << 48) | (X86_MEMTYPE_ ## p7 << 56)) - if (!IS_ENABLED(CONFIG_X86_PAT)) pr_info_once("x86/PAT: PAT support disabled because CONFIG_X86_PAT is disabled in the kernel.\n"); @@ -281,7 +275,7 @@ void __init pat_bp_init(void) * NOTE: When WC or WP is used, it is redirected to UC- per * the default setup in __cachemode2pte_tbl[]. */ - pat_msr_val = PAT(WB, WT, UC_MINUS, UC, WB, WT, UC_MINUS, UC); + pat_msr_val = PAT_VALUE(WB, WT, UC_MINUS, UC, WB, WT, UC_MINUS, UC); } /* @@ -321,7 +315,7 @@ void __init pat_bp_init(void) * NOTE: When WT or WP is used, it is redirected to UC- per * the default setup in __cachemode2pte_tbl[]. */ - pat_msr_val = PAT(WB, WC, UC_MINUS, UC, WB, WC, UC_MINUS, UC); + pat_msr_val = PAT_VALUE(WB, WC, UC_MINUS, UC, WB, WC, UC_MINUS, UC); } else { /* * Full PAT support. We put WT in slot 7 to improve @@ -349,7 +343,7 @@ void __init pat_bp_init(void) * The reserved slots are unused, but mapped to their * corresponding types in the presence of PAT errata. */ - pat_msr_val = PAT(WB, WC, UC_MINUS, UC, WB, WP, UC_MINUS, WT); + pat_msr_val = PAT_VALUE(WB, WC, UC_MINUS, UC, WB, WP, UC_MINUS, WT); } memory_caching_control |= CACHE_PAT; -- 2.44.0.278.ge034bb2e1d-goog