Received: by 2002:ab2:710b:0:b0:1ef:a325:1205 with SMTP id z11csp1503747lql; Tue, 12 Mar 2024 22:25:47 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCXGFto5y4N14hBG8uYHFqgMjtWbT4TjEhmRa9aJ/4mMhCsSJkt94ezaExcPnlv0LncVaLdJj71C1iBn9si1fSR/8xmBH+Ojnz+jOOqiQQ== X-Google-Smtp-Source: AGHT+IFwu/vC9derkDVbf5F43aj/lp/7AXdmf/6hkbD71H5ZBoxRa8biWGfQSidcd/UCuQ9ytaJR X-Received: by 2002:a05:6a00:1805:b0:6e6:830:cd13 with SMTP id y5-20020a056a00180500b006e60830cd13mr1934391pfa.23.1710307547580; Tue, 12 Mar 2024 22:25:47 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1710307547; cv=pass; d=google.com; s=arc-20160816; b=JAKRx6g/S2zO9BOLFtRIBLAMS3NScjRC56FLAhT3Q0TtJF3zAWBViPCbu8IpnbmmVp cgF9btPHLQ8Mfw1JoUFfuB3iVxKiBKRKd51R+8hcspLVPCHiR6BjFKa6JvMA5s2f63jC FYtSMCDiowYRTqws8CTL/XRr+WoHkUrHLd0rb6drQE6/T6vxTQjcTbGs1GiAHdwrbduk BgcGiqxCetOuen92U9ahW1EVByOhphPc0c92ecYP52koXbOLyoKI+imalbhMa0dKr6lh Hx4EF+YcLY/2LVAK/vqjhpdf6sVRITc7JIlKD3Ze07UnMtEU+2zxjL0NmBzuwI1+10r2 8MHw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:to:from; bh=4XgeoPvGkV25m1ZVv76sXcR21Y0xW3lYVv6g0ruj4R4=; fh=cGgQSeZpW5gK/mq6heV2wRrthKZBeLEp2QaNqjjqU5Y=; b=KoSw/iMsALGoJsyngEHMYBmsnKCUSAmx+qr7kl0j2QaI8FZfobzg9K/IfSS2oOMdBL JJge3EwVmCtvda/VbD3MiTnRNb+Mpth+v+IaiotuqyO/jpa3tO70zl+eKVoPOU/0JJ80 TVng4gGYm+Ymy+DmJaKg1NjXnVIOc1N/OXhT6TPWjVhL1rP0rorYslR6ACgjz2mOHOVG bEmJzwPGbeBDxiq+PrFXoQnIr3ey3nzFw7ykhC8n7VOPSJ+O6rQuPQDWGHhubktUU32F F5zhvw2fcU0SqLfE35UH51HWuWJ9Y1IQREV+hbONEXdjyojOA6k2fXixoP2kr/kyh3dI TXXg==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; arc=pass (i=1 spf=pass spfdomain=aspeedtech.com dmarc=pass fromdomain=aspeedtech.com); spf=pass (google.com: domain of linux-kernel+bounces-101117-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-101117-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=aspeedtech.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id m5-20020a056a00080500b006e653e33a50si2019473pfk.49.2024.03.12.22.25.47 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 12 Mar 2024 22:25:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-101117-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; arc=pass (i=1 spf=pass spfdomain=aspeedtech.com dmarc=pass fromdomain=aspeedtech.com); spf=pass (google.com: domain of linux-kernel+bounces-101117-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-101117-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=QUARANTINE sp=QUARANTINE dis=NONE) header.from=aspeedtech.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 293E22827AA for ; Wed, 13 Mar 2024 05:25:47 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 34D9412E4E; Wed, 13 Mar 2024 05:25:40 +0000 (UTC) Received: from TWMBX01.aspeed.com (mail.aspeedtech.com [211.20.114.72]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id BA09B14A8C; Wed, 13 Mar 2024 05:25:37 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=211.20.114.72 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1710307539; cv=none; b=kyi5+TFl1phHy+KkqdspIyaDy+au/mYWM4Cyb+gsjI2AqoziAiL+uwBMcVjuHrFJ7uW526g73eYThdLOGniDMP+62vtGJwVpiiiik99h+oihdOurmr3CO9E8Wg1iqwXQVRElS7KI272PaueyVApAeeITByHc055l4I2kTHfpHMU= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1710307539; c=relaxed/simple; bh=YXfZ10BkuFWjUsfJwrp1RslDVixhGygAPzHtAaUK/p4=; h=From:To:Subject:Date:Message-ID:MIME-Version:Content-Type; b=i/EwuqpPbTtNUaB0rRl8/E7694sQkplawn3wqq0UkkhHRYFftqiDD2cs7IcR8aUijN1wgD6rCrSH6RCfuyHHIfwfobB+6gAouFWjGNklrggsCTrWGgw2mNmZOPux9MIiqM+Hj40UNF9lEDYiA3L/JUsU5+SAbc/fIMB7y2oFQxE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=aspeedtech.com; spf=pass smtp.mailfrom=aspeedtech.com; arc=none smtp.client-ip=211.20.114.72 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=quarantine dis=none) header.from=aspeedtech.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=aspeedtech.com Received: from TWMBX02.aspeed.com (192.168.0.24) by TWMBX01.aspeed.com (192.168.0.62) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.2.1258.12; Wed, 13 Mar 2024 13:21:35 +0800 Received: from twmbx02.aspeed.com (192.168.10.10) by TWMBX02.aspeed.com (192.168.0.24) with Microsoft SMTP Server id 15.0.1497.2 via Frontend Transport; Wed, 13 Mar 2024 13:20:27 +0800 From: Billy Tsai To: , , , , , , , , , , Subject: [PATCH] pinctrl: pinctrl-aspeed-g6: Fix register offset. Date: Wed, 13 Mar 2024 13:20:27 +0800 Message-ID: <20240313052027.1320489-1-billy_tsai@aspeedtech.com> X-Mailer: git-send-email 2.25.1 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain The register offset to disable the internal pull-down of GPIOR~T is 0x630 instead of 0x620. Fixes: 15711ba6ff19 ("pinctrl: aspeed-g6: Add AST2600 pinconf support") Signed-off-by: Billy Tsai --- drivers/pinctrl/aspeed/pinctrl-aspeed-g6.c | 34 +++++++++++----------- 1 file changed, 17 insertions(+), 17 deletions(-) diff --git a/drivers/pinctrl/aspeed/pinctrl-aspeed-g6.c b/drivers/pinctrl/aspeed/pinctrl-aspeed-g6.c index d376fa7114d1..029efe16f8cc 100644 --- a/drivers/pinctrl/aspeed/pinctrl-aspeed-g6.c +++ b/drivers/pinctrl/aspeed/pinctrl-aspeed-g6.c @@ -43,7 +43,7 @@ #define SCU614 0x614 /* Disable GPIO Internal Pull-Down #1 */ #define SCU618 0x618 /* Disable GPIO Internal Pull-Down #2 */ #define SCU61C 0x61c /* Disable GPIO Internal Pull-Down #3 */ -#define SCU620 0x620 /* Disable GPIO Internal Pull-Down #4 */ +#define SCU630 0x630 /* Disable GPIO Internal Pull-Down #4 */ #define SCU634 0x634 /* Disable GPIO Internal Pull-Down #5 */ #define SCU638 0x638 /* Disable GPIO Internal Pull-Down #6 */ #define SCU690 0x690 /* Multi-function Pin Control #24 */ @@ -2495,38 +2495,38 @@ static struct aspeed_pin_config aspeed_g6_configs[] = { ASPEED_PULL_DOWN_PINCONF(D14, SCU61C, 0), /* GPIOS7 */ - ASPEED_PULL_DOWN_PINCONF(T24, SCU620, 23), + ASPEED_PULL_DOWN_PINCONF(T24, SCU630, 23), /* GPIOS6 */ - ASPEED_PULL_DOWN_PINCONF(P23, SCU620, 22), + ASPEED_PULL_DOWN_PINCONF(P23, SCU630, 22), /* GPIOS5 */ - ASPEED_PULL_DOWN_PINCONF(P24, SCU620, 21), + ASPEED_PULL_DOWN_PINCONF(P24, SCU630, 21), /* GPIOS4 */ - ASPEED_PULL_DOWN_PINCONF(R26, SCU620, 20), + ASPEED_PULL_DOWN_PINCONF(R26, SCU630, 20), /* GPIOS3*/ - ASPEED_PULL_DOWN_PINCONF(R24, SCU620, 19), + ASPEED_PULL_DOWN_PINCONF(R24, SCU630, 19), /* GPIOS2 */ - ASPEED_PULL_DOWN_PINCONF(T26, SCU620, 18), + ASPEED_PULL_DOWN_PINCONF(T26, SCU630, 18), /* GPIOS1 */ - ASPEED_PULL_DOWN_PINCONF(T25, SCU620, 17), + ASPEED_PULL_DOWN_PINCONF(T25, SCU630, 17), /* GPIOS0 */ - ASPEED_PULL_DOWN_PINCONF(R23, SCU620, 16), + ASPEED_PULL_DOWN_PINCONF(R23, SCU630, 16), /* GPIOR7 */ - ASPEED_PULL_DOWN_PINCONF(U26, SCU620, 15), + ASPEED_PULL_DOWN_PINCONF(U26, SCU630, 15), /* GPIOR6 */ - ASPEED_PULL_DOWN_PINCONF(W26, SCU620, 14), + ASPEED_PULL_DOWN_PINCONF(W26, SCU630, 14), /* GPIOR5 */ - ASPEED_PULL_DOWN_PINCONF(T23, SCU620, 13), + ASPEED_PULL_DOWN_PINCONF(T23, SCU630, 13), /* GPIOR4 */ - ASPEED_PULL_DOWN_PINCONF(U25, SCU620, 12), + ASPEED_PULL_DOWN_PINCONF(U25, SCU630, 12), /* GPIOR3*/ - ASPEED_PULL_DOWN_PINCONF(V26, SCU620, 11), + ASPEED_PULL_DOWN_PINCONF(V26, SCU630, 11), /* GPIOR2 */ - ASPEED_PULL_DOWN_PINCONF(V24, SCU620, 10), + ASPEED_PULL_DOWN_PINCONF(V24, SCU630, 10), /* GPIOR1 */ - ASPEED_PULL_DOWN_PINCONF(U24, SCU620, 9), + ASPEED_PULL_DOWN_PINCONF(U24, SCU630, 9), /* GPIOR0 */ - ASPEED_PULL_DOWN_PINCONF(V25, SCU620, 8), + ASPEED_PULL_DOWN_PINCONF(V25, SCU630, 8), /* GPIOX7 */ ASPEED_PULL_DOWN_PINCONF(AB10, SCU634, 31), -- 2.25.1