Received: by 10.223.164.202 with SMTP id h10csp2844576wrb; Tue, 28 Nov 2017 02:12:11 -0800 (PST) X-Google-Smtp-Source: AGs4zMbEDpRwKITmg5fxMtMcasjzWoSxSJEKqv9TMyOE7aGQf5p4VxsJMp0H+Ou0Z5H7z3Aj5O+H X-Received: by 10.84.132.66 with SMTP id 60mr41895428ple.281.1511863931473; Tue, 28 Nov 2017 02:12:11 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1511863931; cv=none; d=google.com; s=arc-20160816; b=pLtj5obQSlLTEpPbSncsQw3kHhXAnhNXe96YdDA8i5tfzr5cYNvDa4chpGmt3tlNqm AQzd21/mJowWM5YdeIICsup+LUTQJXdn05ZuiyianziHqBy/TYJhbYWJVjJt7uuu9LgR bvkNXS3XItj/ZjQ5L3YHgqDPYcV+HsSBZbW6DaVqJ4B8tXXBOUsABFguymW5gGpwQ64d //OnHo0kTEyzgLaTUQ62z3J9+BN7WXNARn0/J7secyMLapoRnKzM6Ky1bye89rv7Jl7+ jrgXyKxOA8Dmqez/t3NVzi1Rfv/zEHqwgU8BMX9kvWbnN6kZ7G80vtlzhW20XVvF7iKH 2Jng== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=IpLcuetHoMzraIwgBq0nQJHXMySRWaM/baDZJJW+6bs=; b=AowXKFSiimf74kpGf7Yz5Wh8/bTRYBTFZfllpDNUC9v9JJzyjH7uXT7+Uwgflzitvl IV49W+jnVP24zbkQcFookb78/IurZbihmO0cVfx7XxnUlUxrqQbk28mdTmUkIqcNFhgt IZS2EkMe8JAItjzDjwluQClV2iZRzMLAstVrOm+VF+o7NbKEVnICBbRmqDchS9kWyiNS B//Sxm7QeCdpMsbWDqhQCA4bos/TQNlwZa5+j+axlfvLYO3Ta9v0GN186KXshtaf+f9C Av0NsypgzPs6vP/PlZvNoI7dCPN1XXKQKKtw5s4PPNQM0YDNMwU8n041fGLmy9AtPDuS oyIg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id m7si4066134pfi.179.2017.11.28.02.11.59; Tue, 28 Nov 2017 02:12:11 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1752599AbdK1KJ6 (ORCPT + 78 others); Tue, 28 Nov 2017 05:09:58 -0500 Received: from mga01.intel.com ([192.55.52.88]:59069 "EHLO mga01.intel.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1752561AbdK1KJo (ORCPT ); Tue, 28 Nov 2017 05:09:44 -0500 Received: from fmsmga001.fm.intel.com ([10.253.24.23]) by fmsmga101.fm.intel.com with ESMTP/TLS/DHE-RSA-AES256-GCM-SHA384; 28 Nov 2017 02:09:43 -0800 X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.44,467,1505804400"; d="scan'208";a="7940003" Received: from vmm.bj.intel.com ([10.238.135.172]) by fmsmga001.fm.intel.com with ESMTP; 28 Nov 2017 02:09:41 -0800 From: Luwei Kang To: kvm@vger.kernel.org Cc: tglx@linutronix.de, mingo@redhat.com, hpa@zytor.com, x86@kernel.org, pbonzini@redhat.com, rkrcmar@redhat.com, linux-kernel@vger.kernel.org, joro@8bytes.org, Chao Peng , Luwei Kang Subject: [PATCH v3 9/9] KVM: x86: Implement Intel Processor Trace context switch Date: Tue, 28 Nov 2017 04:24:02 +0800 Message-Id: <1511814242-12949-10-git-send-email-luwei.kang@intel.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1511814242-12949-1-git-send-email-luwei.kang@intel.com> References: <1511814242-12949-1-git-send-email-luwei.kang@intel.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org From: Chao Peng Load/Store Intel processor trace register in context switch. MSR IA32_RTIT_CTL is loaded/stored automatically from VMCS. In HOST mode, we just need to restore the status of IA32_RTIT_CTL. In HOST_GUEST mode, we need load/resore PT MSRs only when PT is enabled in guest. Signed-off-by: Chao Peng Signed-off-by: Luwei Kang --- arch/x86/kvm/vmx.c | 64 ++++++++++++++++++++++++++++++++++++++++++++++++++++++ 1 file changed, 64 insertions(+) diff --git a/arch/x86/kvm/vmx.c b/arch/x86/kvm/vmx.c index b4ad8fc..fb0e54a 100644 --- a/arch/x86/kvm/vmx.c +++ b/arch/x86/kvm/vmx.c @@ -2142,6 +2142,55 @@ static unsigned long segment_base(u16 selector) } #endif +static inline void pt_load_msr(struct pt_ctx *ctx, unsigned int addr_num) +{ + u32 i; + + wrmsrl(MSR_IA32_RTIT_STATUS, ctx->status); + wrmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base); + wrmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask); + wrmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match); + for (i = 0; i < addr_num; i++) + wrmsrl(MSR_IA32_RTIT_ADDR0_A + i, ctx->addrs[i]); +} + +static inline void pt_save_msr(struct pt_ctx *ctx, unsigned int addr_num) +{ + u32 i; + + rdmsrl(MSR_IA32_RTIT_STATUS, ctx->status); + rdmsrl(MSR_IA32_RTIT_OUTPUT_BASE, ctx->output_base); + rdmsrl(MSR_IA32_RTIT_OUTPUT_MASK, ctx->output_mask); + rdmsrl(MSR_IA32_RTIT_CR3_MATCH, ctx->cr3_match); + for (i = 0; i < addr_num; i++) + rdmsrl(MSR_IA32_RTIT_ADDR0_A + i, ctx->addrs[i]); +} + +static void pt_guest_enter(struct vcpu_vmx *vmx) +{ + if (pt_mode == PT_MODE_HOST || PT_MODE_HOST_GUEST) + rdmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl); + + if (pt_mode == PT_MODE_HOST_GUEST && + vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) { + wrmsrl(MSR_IA32_RTIT_CTL, 0); + pt_save_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_num); + pt_load_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_num); + } +} + +static void pt_guest_exit(struct vcpu_vmx *vmx) +{ + if (pt_mode == PT_MODE_HOST_GUEST && + vmx->pt_desc.guest.ctl & RTIT_CTL_TRACEEN) { + pt_save_msr(&vmx->pt_desc.guest, vmx->pt_desc.addr_num); + pt_load_msr(&vmx->pt_desc.host, vmx->pt_desc.addr_num); + } + + if (pt_mode == PT_MODE_HOST || pt_mode == PT_MODE_HOST_GUEST) + wrmsrl(MSR_IA32_RTIT_CTL, vmx->pt_desc.host.ctl); +} + static void vmx_save_host_state(struct kvm_vcpu *vcpu) { struct vcpu_vmx *vmx = to_vmx(vcpu); @@ -5758,6 +5807,17 @@ static void vmx_vcpu_setup(struct vcpu_vmx *vmx) vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg)); vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1); } + + if (pt_mode == PT_MODE_HOST_GUEST) { + u32 eax, ebx, ecx, edx; + + cpuid_count(0x14, 1, &eax, &ebx, &ecx, &edx); + memset(&vmx->pt_desc, 0, sizeof(vmx->pt_desc)); + vmx->pt_desc.addr_num = eax & 0x7; + /* Bit[6~0] are forced to 1, writes are ignored. */ + vmx->pt_desc.guest.output_mask = 0x7F; + vmcs_write64(GUEST_IA32_RTIT_CTL, 0); + } } static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event) @@ -9590,6 +9650,8 @@ static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu) vcpu->arch.pkru != vmx->host_pkru) __write_pkru(vcpu->arch.pkru); + pt_guest_enter(vmx); + atomic_switch_perf_msrs(vmx); debugctlmsr = get_debugctlmsr(); @@ -9725,6 +9787,8 @@ static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu) | (1 << VCPU_EXREG_CR3)); vcpu->arch.regs_dirty = 0; + pt_guest_exit(vmx); + /* * eager fpu is enabled if PKEY is supported and CR4 is switched * back on host, so it is safe to read guest PKRU from current -- 1.8.3.1 From 1586148297146365464@xxx Thu Dec 07 17:48:12 +0000 2017 X-GM-THRID: 1586142652216975509 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread