Received: by 10.223.164.202 with SMTP id h10csp3429684wrb; Sun, 19 Nov 2017 22:11:01 -0800 (PST) X-Google-Smtp-Source: AGs4zMbv4h/vFaeBvjiK7UIQVMYwbwz96lZyPkSUPdbRcjBj/JH1yxqM15uiFf2n3u5Z5NkWYAFC X-Received: by 10.84.196.36 with SMTP id k33mr13087983pld.236.1511158261039; Sun, 19 Nov 2017 22:11:01 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1511158261; cv=none; d=google.com; s=arc-20160816; b=iPTWfuFvtPYlZiAmN3Zl0m8c/Wm22vh+wh0h/tpOP/fL+f55JnTJrFzVpzHkBDeDWk eEgD4qDqz1DW2++2JRsZtAsXSEFp4KTTpta3qlsMLDHHExi5ShMLrGVS+E+5UJBQ3TsN qTrXnxv3VCaRWId9ROSBiGZ48Hc2dOxz05ZFayMPO08odhD4qWc9JCWpN0zUuULGwm3m JnXc60IDk44j/DSyVwGtXGoy4z2Td7SceTG0fY3O17eAAr1rEW0b2VNz3dwptgJGUGN4 H2/FwYF/9MfsL2xSp0X53+7uMg1jw+xUeTeSJsbMD6pWf72U7YE1p7nx6lrP7C8mUvPI rNYA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=SwPpHUD/sXZyP1q8h07Vx4+j8U/oujRMZdnQcIruIkQ=; b=KTWrG7H+67E7hep75fbpQ4n4sjLPMvdkpNV872hGTIsTbLlFhj5RaHQWVQ1ErTh5Ei cfJYu9P+mgK64CSs4geNlFmdmM/QSS59CoeAgoP0vw8mCt8V61IBtSEnWhw33qVGX3Ke FhBPlE78ObuELIED+28KcEKVDN88bhHYFOINp8HJvYQjkIJx700nYmBFpmLfHluRWH1M 88oUyb0V0WiFZ/fCmgFOHW3ecEa0GQHcCnjSJDAVKZX/YFWlj51Vhg2WbA9wSeC1DAAi DKuY2eJUS95WTGSmT02cF6fFdqlvl1D2p7mPKUGMVR/ye3bftM+kXBSpvpe5fha+wRK9 c20g== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id e32si7451055plb.674.2017.11.19.22.10.50; Sun, 19 Nov 2017 22:11:00 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751376AbdKTGIj (ORCPT + 68 others); Mon, 20 Nov 2017 01:08:39 -0500 Received: from sci-ig2.spreadtrum.com ([222.66.158.135]:59277 "EHLO SHSQR01.spreadtrum.com" rhost-flags-OK-FAIL-OK-OK) by vger.kernel.org with ESMTP id S1751209AbdKTGIh (ORCPT ); Mon, 20 Nov 2017 01:08:37 -0500 Received: from ig2.spreadtrum.com (shmbx02.spreadtrum.com [10.0.1.204]) by SHSQR01.spreadtrum.com with ESMTP id vAK67phR060945 (version=TLSv1/SSLv3 cipher=AES256-SHA bits=256 verify=NO); Mon, 20 Nov 2017 14:07:51 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from SHCAS02.spreadtrum.com (10.0.1.202) by SHMBX02.spreadtrum.com (10.0.1.204) with Microsoft SMTP Server (TLS) id 15.0.847.32; Mon, 20 Nov 2017 14:07:58 +0800 Received: from localhost (10.0.73.143) by SHCAS02.spreadtrum.com (10.0.1.250) with Microsoft SMTP Server (TLS) id 15.0.847.32 via Frontend Transport; Mon, 20 Nov 2017 14:07:58 +0800 From: Chunyan Zhang To: Stephen Boyd , Michael Turquette , Rob Herring , Mark Rutland CC: Catalin Marinas , Will Deacon , , , , , Arnd Bergmann , Mark Brown , Xiaolong Zhang , Ben Li , Orson Zhai , Chunyan Zhang Subject: [PATCH V5 08/12] dt-bindings: Add Spreadtrum clock binding documentation Date: Mon, 20 Nov 2017 14:01:33 +0800 Message-ID: <20171120060137.27380-9-chunyan.zhang@spreadtrum.com> X-Mailer: git-send-email 2.12.2 In-Reply-To: <20171120060137.27380-1-chunyan.zhang@spreadtrum.com> References: <20171120060137.27380-1-chunyan.zhang@spreadtrum.com> MIME-Version: 1.0 Content-Type: text/plain X-MAIL: SHSQR01.spreadtrum.com vAK67phR060945 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Introduce a new binding with its documentation for Spreadtrum clock sub-framework. Signed-off-by: Chunyan Zhang Acked-by: Rob Herring --- Documentation/devicetree/bindings/clock/sprd.txt | 63 ++++++++++++++++++++++++ 1 file changed, 63 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/sprd.txt diff --git a/Documentation/devicetree/bindings/clock/sprd.txt b/Documentation/devicetree/bindings/clock/sprd.txt new file mode 100644 index 0000000..e9d179e --- /dev/null +++ b/Documentation/devicetree/bindings/clock/sprd.txt @@ -0,0 +1,63 @@ +Spreadtrum Clock Binding +------------------------ + +Required properties: +- compatible: should contain the following compatible strings: + - "sprd,sc9860-pmu-gate" + - "sprd,sc9860-pll" + - "sprd,sc9860-ap-clk" + - "sprd,sc9860-aon-prediv" + - "sprd,sc9860-apahb-gate" + - "sprd,sc9860-aon-gate" + - "sprd,sc9860-aonsecure-clk" + - "sprd,sc9860-agcp-gate" + - "sprd,sc9860-gpu-clk" + - "sprd,sc9860-vsp-clk" + - "sprd,sc9860-vsp-gate" + - "sprd,sc9860-cam-clk" + - "sprd,sc9860-cam-gate" + - "sprd,sc9860-disp-clk" + - "sprd,sc9860-disp-gate" + - "sprd,sc9860-apapb-gate" + +- #clock-cells: must be 1 + +- clocks : Should be the input parent clock(s) phandle for the clock, this + property here just simply shows which clock group the clocks' + parents are in, since each clk node would represent many clocks + which are defined in the driver. The detailed dependency + relationship (i.e. how many parents and which are the parents) + are implemented in driver code. + +Optional properties: + +- reg: Contain the registers base address and length. It must be configured + only if no 'sprd,syscon' under the node. + +- sprd,syscon: phandle to the syscon which is in the same address area with + the clock, and so we can get regmap for the clocks from the + syscon device. + +Example: + + pmu_gate: pmu-gate { + compatible = "sprd,sc9860-pmu-gate"; + sprd,syscon = <&pmu_regs>; + clocks = <&ext_26m>; + #clock-cells = <1>; + }; + + pll: pll { + compatible = "sprd,sc9860-pll"; + sprd,syscon = <&ana_regs>; + clocks = <&pmu_gate 0>; + #clock-cells = <1>; + }; + + ap_clk: clock-controller@20000000 { + compatible = "sprd,sc9860-ap-clk"; + reg = <0 0x20000000 0 0x400>; + clocks = <&ext_26m>, <&pll 0>, + <&pmu_gate 0>; + #clock-cells = <1>; + }; -- 2.7.4 From 1584508300916499339@xxx Sun Nov 19 15:21:10 +0000 2017 X-GM-THRID: 1584505620681314107 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread