Received: by 10.223.164.202 with SMTP id h10csp4904885wrb; Tue, 21 Nov 2017 01:26:47 -0800 (PST) X-Google-Smtp-Source: AGs4zMat+AXTMibdmk9mxqB/6b3Y30LNqW7Vo8KVk3WUEmkEdUc1f0uFDQ8GirlsNBGDsF39RloG X-Received: by 10.84.157.74 with SMTP id u10mr17549567plu.414.1511256407465; Tue, 21 Nov 2017 01:26:47 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1511256407; cv=none; d=google.com; s=arc-20160816; b=ph3JjZr6uyMy3G08ZPWX6n5MCpbN0+xrjplQx3XcGQkSPYYIRPl/1jP4EByYhk5z0n B28dZq9+v2jS4kqFdg21Jx3nufwSICx2yG5wQHINIAhLmryhueXNIme0ATc6Zrwcc5py sHfbzPM12GdfetbU3VcxGSM8frBT2YHC6H025V1ybhclotrLXl2OwEsw9FxHIT5ejaSK lQl2EuVpsar1IHaSHPUI8FWg3sHgrMQGSO+acCkD3zB2t2gwlbLmcNkPb1SH+5CWcX1J n7pWwQUchXkP4Va5H7x7juLfxL9FaBgt4utBJAMfqhVsvuecGZkgos81HIgdiJXk5Xt8 CTkg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dmarc-filter:dkim-signature:dkim-signature :arc-authentication-results; bh=PPgyOtvhiea5B7KNdv3ofVB7Y/rfzBBm5s+/4f8Yu6Y=; b=e1WYyAKXADdtHqM4lN9q9xZt5SNdfyZMFg+mwseabB4XMOA4TKwUiS6YT4rte1pECC 9BvOdL5nc4V26uwTG1kOJLoPJItGKoOhDTVO2b9LgkRIFEHIEiwUz7lUl5zX+ohDAJEz 9UPr9+qcEgM69JTo1TCsY+iLkLfzRChVoomVNePoMg+ms0zS0lA16wSZWdR4dFCL3tsV T4t/wpkutCTiK54PXovinEqotdLJQXEMArqjgyf9vHEb/TlxtkUh1/USjiS3zT8fzIDe gzHmBkfWtw6wd8dqC5PAtn/PQMSK/0V4cysGFbpfpRAcutLxwOzSHE6qOlOEIQhXti6F 8PJg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=fRpg0F6P; dkim=pass header.i=@codeaurora.org header.s=default header.b=Uk4vY/WF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id u13si10593440plq.609.2017.11.21.01.26.36; Tue, 21 Nov 2017 01:26:47 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=fRpg0F6P; dkim=pass header.i=@codeaurora.org header.s=default header.b=Uk4vY/WF; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751606AbdKUJY0 (ORCPT + 72 others); Tue, 21 Nov 2017 04:24:26 -0500 Received: from smtp.codeaurora.org ([198.145.29.96]:41066 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1751567AbdKUJYW (ORCPT ); Tue, 21 Nov 2017 04:24:22 -0500 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 64F42607F4; Tue, 21 Nov 2017 09:24:21 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1511256261; bh=Lmb/BVP7YaoMq59+k/GyZcE6PvX/oG3lHnwIDiksvYE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=fRpg0F6P8RQgCFXdna2FtuwSGqmAOCMXRr5go96mSmW2MTKFZ8GQO4Dq1s6vvJcEY zNH1pRff21xDQpyP/7cs50NOjn6LKOLfO9gybVl6SuH+N/3r2XVGKAz8SfwAwBERWK sFsL9/KXj29EARyX5Xz+yn2KYOMwWTw31h5prxaw= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from mgautam-linux.qualcomm.com (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: mgautam@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 09772607F4; Tue, 21 Nov 2017 09:24:16 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1511256260; bh=Lmb/BVP7YaoMq59+k/GyZcE6PvX/oG3lHnwIDiksvYE=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=Uk4vY/WFXMeKgCp53xmn9p77m9tN2abmF6rZPriBjSmd6mOKUSEAQsUWDNHoEGw3d CEpJgUKuH+mIltTbiw4VQDGoo1s8EkFbDqF3AT3gpoGl2zJDxwLt2bupMWffFZpC/D S+EleEKgGFKPJh3ZJKC4wrtqACqicr62U39lGSsY= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 09772607F4 Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=mgautam@codeaurora.org From: Manu Gautam To: Kishon Vijay Abraham I Cc: linux-arm-msm@vger.kernel.org, linux-usb@vger.kernel.org, Manu Gautam , Vivek Gautam , Varadarajan Narayanan , Heiko Stuebner , Fengguang Wu , Wei Yongjun , linux-kernel@vger.kernel.org (open list:GENERIC PHY FRAMEWORK) Subject: [PATCH v3 05/16] phy: qcom-qmp: Fix PHY block reset sequence Date: Tue, 21 Nov 2017 14:53:15 +0530 Message-Id: <1511256206-1587-6-git-send-email-mgautam@codeaurora.org> X-Mailer: git-send-email 1.9.1 In-Reply-To: <1511256206-1587-1-git-send-email-mgautam@codeaurora.org> References: <1511256206-1587-1-git-send-email-mgautam@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org PHY block or asynchronous reset requires signal to be asserted before de-asserting. Driver is only de-asserting signal which is already low, hence reset operation is a no-op. Fix this by asserting signal first. Also, resetting requires PHY clocks to be turned ON only after reset is finished. Fix that as well. Signed-off-by: Manu Gautam --- drivers/phy/qualcomm/phy-qcom-qmp.c | 28 +++++++++++++++++++--------- 1 file changed, 19 insertions(+), 9 deletions(-) diff --git a/drivers/phy/qualcomm/phy-qcom-qmp.c b/drivers/phy/qualcomm/phy-qcom-qmp.c index 2f427e3..aa27757 100644 --- a/drivers/phy/qualcomm/phy-qcom-qmp.c +++ b/drivers/phy/qualcomm/phy-qcom-qmp.c @@ -739,13 +739,16 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) return ret; } - ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks); - if (ret) { - dev_err(qmp->dev, "failed to enable clks, err=%d\n", ret); - goto err_clk_enable; + for (i = 0; i < cfg->num_resets; i++) { + ret = reset_control_assert(qmp->resets[i]); + if (ret) { + dev_err(qmp->dev, "%s reset assert failed\n", + cfg->reset_list[i]); + goto err_rst_assert; + } } - for (i = 0; i < cfg->num_resets; i++) { + for (i = cfg->num_resets - 1; i >= 0; i--) { ret = reset_control_deassert(qmp->resets[i]); if (ret) { dev_err(qmp->dev, "%s reset deassert failed\n", @@ -754,6 +757,12 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) } } + ret = clk_bulk_prepare_enable(cfg->num_clks, qmp->clks); + if (ret) { + dev_err(qmp->dev, "failed to enable clks, err=%d\n", ret); + goto err_rst; + } + if (cfg->has_phy_com_ctrl) qphy_setbits(serdes, cfg->regs[QPHY_COM_POWER_DOWN_CONTROL], SW_PWRDN); @@ -778,7 +787,7 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) if (ret) { dev_err(qmp->dev, "phy common block init timed-out\n"); - goto err_rst; + goto err_com_init; } } @@ -786,11 +795,12 @@ static int qcom_qmp_phy_com_init(struct qcom_qmp *qmp) return 0; +err_com_init: + clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); err_rst: - while (--i >= 0) + while (++i < cfg->num_resets) reset_control_assert(qmp->resets[i]); - clk_bulk_disable_unprepare(cfg->num_clks, qmp->clks); -err_clk_enable: +err_rst_assert: regulator_bulk_disable(cfg->num_vregs, qmp->vregs); mutex_unlock(&qmp->phy_mutex); -- The Qualcomm Innovation Center, Inc. is a member of the Code Aurora Forum, a Linux Foundation Collaborative Project From 1584508188813293198@xxx Sun Nov 19 15:19:23 +0000 2017 X-GM-THRID: 1584508188813293198 X-Gmail-Labels: Inbox,Category Promotions,HistoricalUnread