Received: by 10.223.164.221 with SMTP id h29csp349523wrb; Thu, 12 Oct 2017 21:17:07 -0700 (PDT) X-Google-Smtp-Source: AOwi7QCbUicVfuF63su1wdzgrYy20Gh2AhJBu3O/QpaptdwX2yS7x/Hg/HPDKp3LJQivZ8KwD7iT X-Received: by 10.98.77.66 with SMTP id a63mr131954pfb.281.1507868226981; Thu, 12 Oct 2017 21:17:06 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1507868226; cv=none; d=google.com; s=arc-20160816; b=yCPKC/atY61sS87zCiM/PyjVYX9yrA3EpYHupj2A5NJMo1tpjycc1HgL4VeUXaYVqG hs+ti/zbDA+sDvRLSZq03m7mxoEtLgKyY2d0ayOb4nUk+7LijgX0FjFVuwbL38uO8bnD ezJwxqBaAElQlJQcaWFH2j1a923p/zMZSiMy0avYNWeBA/snuRbwR+sPTrxUxHFi06Zp lNS2uvEVwfQzGJR7Y6yKS+kQWp5E/5gJahL0D2eLak1JIsWo2DSXACEFQpiJm6PkdHfT VIdmgQQwDQ25H3uLQIUCHl1UZ6Weh7ddMmVGyba04RL6P0hF4iIMqCboZmxNIKIue3qA 0FZg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:content-language :content-transfer-encoding:in-reply-to:mime-version:user-agent:date :message-id:from:references:cc:to:subject:dmarc-filter :dkim-signature:dkim-signature:arc-authentication-results; bh=Y9vupPrQb7q3x3tg3EqzwjntPBI7XY37YqNZO22kJmo=; b=JOqomxOK1z6g8P+SQf0WrqjjXTvKABqronxJdh4bM3McmRes3w0h80gsKIttiI3O62 FUJTBtJAdS3ww8/fEhIeEA7ZdURz0CVJAAe8l351MzBdw7U0jtA9IhOSDzFXJCnVagI9 JoxByUbY3i5nEqqtNlSlWCSJ2+89S1QR05DI3ItzY19zH0UwYdhqILlMxFxHooKoCOW/ nABFkSJbBYxHynYpo5LhOylAp9xdsGcXhfe2zaD2dN3n/WYGsyj3gi8lrt1XDBfPAh/1 AOtznR0SYY4qIx/45JjWegOwvIYLK3EQw5AOivpE29srWx6e6OboCCM0dkLpKBC96OT7 v9Ow== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Y2V+fOh0; dkim=pass header.i=@codeaurora.org header.s=default header.b=OdWXOhfw; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id x196si40038pgx.748.2017.10.12.21.16.53; Thu, 12 Oct 2017 21:17:06 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@codeaurora.org header.s=default header.b=Y2V+fOh0; dkim=pass header.i=@codeaurora.org header.s=default header.b=OdWXOhfw; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753721AbdJMEQ3 (ORCPT + 99 others); Fri, 13 Oct 2017 00:16:29 -0400 Received: from smtp.codeaurora.org ([198.145.29.96]:41258 "EHLO smtp.codeaurora.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1750785AbdJMEQ0 (ORCPT ); Fri, 13 Oct 2017 00:16:26 -0400 Received: by smtp.codeaurora.org (Postfix, from userid 1000) id 18CE26071B; Fri, 13 Oct 2017 04:16:25 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1507868186; bh=+13FEaxMWjWjcpXkHPxqYWpEyWX/y5J1Rf7NczYWxmY=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=Y2V+fOh0CXYw5lO1j28ai6kckvsQElRkDIKbVEOV8FE4wpfo2+ROo3EPAvpPI7u4/ K9BFlsHmkGY1DpohfATACnUv1HuLZ5vu4h+rDUy1XZXPVPmrZELGxdUCc6kMm054xi IzyUJ0sf2Qxg8WmEAhNPQtFK45f9OVQC18fvayZM= X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on pdx-caf-mail.web.codeaurora.org X-Spam-Level: X-Spam-Status: No, score=-2.8 required=2.0 tests=ALL_TRUSTED,BAYES_00, DKIM_SIGNED,T_DKIM_INVALID autolearn=no autolearn_force=no version=3.4.0 Received: from [10.206.28.43] (blr-c-bdr-fw-01_globalnat_allzones-outside.qualcomm.com [103.229.19.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) (Authenticated sender: tirupath@smtp.codeaurora.org) by smtp.codeaurora.org (Postfix) with ESMTPSA id 98B0F6014C; Fri, 13 Oct 2017 04:16:20 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=codeaurora.org; s=default; t=1507868184; bh=+13FEaxMWjWjcpXkHPxqYWpEyWX/y5J1Rf7NczYWxmY=; h=Subject:To:Cc:References:From:Date:In-Reply-To:From; b=OdWXOhfwvdcgB+rMd3pRtwHjsLiB52bpH5bE6pawyuxH6SEHK26uZFtpSI6IiJo7h 3Ndo2maCyNh3sPsKftsquGP6GUQEQ3jGTC2QlRAkoWlfTVrRj6X6RYQVSU7849uInS IGWwB3qQpzO3UIkI/cSL9MgWJFT/+dUFPFzETqSs= DMARC-Filter: OpenDMARC Filter v1.3.2 smtp.codeaurora.org 98B0F6014C Authentication-Results: pdx-caf-mail.web.codeaurora.org; dmarc=none (p=none dis=none) header.from=codeaurora.org Authentication-Results: pdx-caf-mail.web.codeaurora.org; spf=none smtp.mailfrom=tirupath@codeaurora.org Subject: Re: [PATCH V5] clk: qcom: Add spmi_pmic clock divider support To: sboyd@codeaurora.org Cc: mturquette@baylibre.com, robh+dt@kernel.org, mark.rutland@arm.com, andy.gross@linaro.org, david.brown@linaro.org, linux-clk@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-soc@vger.kernel.org References: <1505817286-12445-1-git-send-email-tirupath@codeaurora.org> From: Tirupathi Reddy T Message-ID: <9d5af4da-4c6e-74c8-cf0e-4a480e817707@codeaurora.org> Date: Fri, 13 Oct 2017 09:46:17 +0530 User-Agent: Mozilla/5.0 (Windows NT 10.0; WOW64; rv:52.0) Gecko/20100101 Thunderbird/52.3.0 MIME-Version: 1.0 In-Reply-To: <1505817286-12445-1-git-send-email-tirupath@codeaurora.org> Content-Type: text/plain; charset=utf-8; format=flowed Content-Transfer-Encoding: 8bit Content-Language: en-US Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Hi Stephen, Could you please pick the patch ?  All the comments given on older patch sets were addressed and the patch is Acked-by Rob Herring. Thanks Tirupathi On 9/19/2017 4:04 PM, Tirupathi Reddy wrote: > Clkdiv module provides a clock output on the PMIC with CXO as > the source. This clock can be routed through PMIC GPIOs. Add > a device driver to configure this clkdiv module. > > Signed-off-by: Tirupathi Reddy > --- > .../bindings/clock/clk-spmi-pmic-div.txt | 56 ++++ > drivers/clk/qcom/Kconfig | 9 + > drivers/clk/qcom/Makefile | 1 + > drivers/clk/qcom/clk-spmi-pmic-div.c | 343 +++++++++++++++++++++ > 4 files changed, 409 insertions(+) > create mode 100644 Documentation/devicetree/bindings/clock/clk-spmi-pmic-div.txt > create mode 100644 drivers/clk/qcom/clk-spmi-pmic-div.c > > diff --git a/Documentation/devicetree/bindings/clock/clk-spmi-pmic-div.txt b/Documentation/devicetree/bindings/clock/clk-spmi-pmic-div.txt > new file mode 100644 > index 0000000..e37a136 > --- /dev/null > +++ b/Documentation/devicetree/bindings/clock/clk-spmi-pmic-div.txt > @@ -0,0 +1,56 @@ > +Qualcomm Technologies, Inc. SPMI PMIC clock divider (clkdiv) > + > +clkdiv configures the clock frequency of a set of outputs on the PMIC. > +These clocks are typically wired through alternate functions on > +gpio pins. > + > +======================= > +Properties > +======================= > + > +- compatible > + Usage: required > + Value type: > + Definition: must be one of: > + "qcom,spmi-clkdiv" > + "qcom,pm8998-clkdiv" > + > +- reg > + Usage: required > + Value type: > + Definition: Addresses and sizes for the memory of this CLKDIV > + peripheral. > + > +- clocks: > + Usage: required > + Value type: > + Definition: reference to the xo clock. > + > +- clock-names: > + Usage: required > + Value type: > + Definition: must be "xo". > + > +- clock-cells: > + Usage: required > + Value type: > + Definition: shall contain 1. > + > +======= > +Example > +======= > + > +pm8998_clk_divs: qcom,clock@5b00 { > + compatible = "qcom,pm8998-clkdiv"; > + reg = <0x5b00>; > + #clock-cells = <1>; > + clocks = <&xo_board>; > + clock-names = "xo"; > + > + assigned-clocks = <&pm8998_clk_divs 1>, > + <&pm8998_clk_divs 2>, > + <&pm8998_clk_divs 3>; > + assigned-clock-rates = <9600000>, > + <9600000>, > + <9600000>; > +}; > diff --git a/drivers/clk/qcom/Kconfig b/drivers/clk/qcom/Kconfig > index 9f6c278..dd5b18e 100644 > --- a/drivers/clk/qcom/Kconfig > +++ b/drivers/clk/qcom/Kconfig > @@ -196,3 +196,12 @@ config MSM_MMCC_8996 > Support for the multimedia clock controller on msm8996 devices. > Say Y if you want to support multimedia devices such as display, > graphics, video encode/decode, camera, etc. > + > +config SPMI_PMIC_CLKDIV > + tristate "spmi pmic clkdiv driver" > + depends on (COMMON_CLK_QCOM && SPMI) || COMPILE_TEST > + help > + This driver supports the clkdiv functionality on the Qualcomm > + Technologies, Inc. SPMI PMIC. It configures the frequency of > + clkdiv outputs on the PMIC. These clocks are typically wired > + through alternate functions on gpio pins. > diff --git a/drivers/clk/qcom/Makefile b/drivers/clk/qcom/Makefile > index 3f3aff2..4d4c62b 100644 > --- a/drivers/clk/qcom/Makefile > +++ b/drivers/clk/qcom/Makefile > @@ -33,3 +33,4 @@ obj-$(CONFIG_MSM_MMCC_8974) += mmcc-msm8974.o > obj-$(CONFIG_MSM_MMCC_8996) += mmcc-msm8996.o > obj-$(CONFIG_QCOM_CLK_RPM) += clk-rpm.o > obj-$(CONFIG_QCOM_CLK_SMD_RPM) += clk-smd-rpm.o > +obj-$(CONFIG_SPMI_PMIC_CLKDIV) += clk-spmi-pmic-div.o > diff --git a/drivers/clk/qcom/clk-spmi-pmic-div.c b/drivers/clk/qcom/clk-spmi-pmic-div.c > new file mode 100644 > index 0000000..af343ad > --- /dev/null > +++ b/drivers/clk/qcom/clk-spmi-pmic-div.c > @@ -0,0 +1,343 @@ > +/* Copyright (c) 2017, The Linux Foundation. All rights reserved. > + * > + * This program is free software; you can redistribute it and/or modify > + * it under the terms of the GNU General Public License version 2 and > + * only version 2 as published by the Free Software Foundation. > + * > + * This program is distributed in the hope that it will be useful, > + * but WITHOUT ANY WARRANTY; without even the implied warranty of > + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the > + * GNU General Public License for more details. > + */ > + > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > +#include > + > +#define REG_DIV_CTL1 0x43 > +#define DIV_CTL1_DIV_FACTOR_MASK GENMASK(2, 0) > + > +#define REG_EN_CTL 0x46 > +#define REG_EN_MASK BIT(7) > + > +#define ENABLE_DELAY_NS(cxo_ns, div) ((2 + 3 * div) * cxo_ns) > +#define DISABLE_DELAY_NS(cxo_ns, div) ((3 * div) * cxo_ns) > + > +#define CLK_SPMI_PMIC_DIV_OFFSET 1 > + > +#define CLKDIV_XO_DIV_1_0 0 > +#define CLKDIV_XO_DIV_1 1 > +#define CLKDIV_XO_DIV_2 2 > +#define CLKDIV_XO_DIV_4 3 > +#define CLKDIV_XO_DIV_8 4 > +#define CLKDIV_XO_DIV_16 5 > +#define CLKDIV_XO_DIV_32 6 > +#define CLKDIV_XO_DIV_64 7 > +#define CLKDIV_MAX_ALLOWED 8 > + > +struct clkdiv { > + struct regmap *regmap; > + u16 base; > + spinlock_t lock; > + > + /* clock properties */ > + struct clk_hw hw; > + unsigned int div_factor; > + unsigned int cxo_period_ns; > +}; > + > +static inline struct clkdiv *to_clkdiv(struct clk_hw *hw) > +{ > + return container_of(hw, struct clkdiv, hw); > +} > + > +static inline unsigned int div_factor_to_div(unsigned int div_factor) > +{ > + if (div_factor == CLKDIV_XO_DIV_1_0) > + return 1; > + > + return 1 << (div_factor - CLK_SPMI_PMIC_DIV_OFFSET); > +} > + > +static inline unsigned int div_to_div_factor(unsigned int div) > +{ > + return min(ilog2(div) + CLK_SPMI_PMIC_DIV_OFFSET, > + CLKDIV_MAX_ALLOWED - 1); > +} > + > +static bool is_spmi_pmic_clkdiv_enabled(struct clkdiv *clkdiv) > +{ > + unsigned int val = 0; > + > + regmap_read(clkdiv->regmap, clkdiv->base + REG_EN_CTL, > + &val); > + return (val & REG_EN_MASK) ? true : false; > +} > + > +static int spmi_pmic_clkdiv_set_enable_state(struct clkdiv *clkdiv, > + bool enable_state) > +{ > + int rc; > + > + rc = regmap_update_bits(clkdiv->regmap, clkdiv->base + REG_EN_CTL, > + REG_EN_MASK, > + (enable_state == true) ? REG_EN_MASK : 0); > + if (rc) > + return rc; > + > + if (enable_state == true) > + ndelay(ENABLE_DELAY_NS(clkdiv->cxo_period_ns, > + div_factor_to_div(clkdiv->div_factor))); > + else > + ndelay(DISABLE_DELAY_NS(clkdiv->cxo_period_ns, > + div_factor_to_div(clkdiv->div_factor))); > + > + return rc; > +} > + > +static int spmi_pmic_clkdiv_config_freq_div(struct clkdiv *clkdiv, > + unsigned int div) > +{ > + unsigned int div_factor; > + unsigned long flags; > + bool enabled; > + int rc; > + > + div_factor = div_to_div_factor(div); > + > + spin_lock_irqsave(&clkdiv->lock, flags); > + > + enabled = is_spmi_pmic_clkdiv_enabled(clkdiv); > + if (enabled) { > + rc = spmi_pmic_clkdiv_set_enable_state(clkdiv, false); > + if (rc) > + goto fail; > + } > + > + rc = regmap_update_bits(clkdiv->regmap, > + clkdiv->base + REG_DIV_CTL1, > + DIV_CTL1_DIV_FACTOR_MASK, div_factor); > + if (rc) > + goto fail; > + > + clkdiv->div_factor = div_factor; > + > + if (enabled) > + rc = spmi_pmic_clkdiv_set_enable_state(clkdiv, true); > + > +fail: > + spin_unlock_irqrestore(&clkdiv->lock, flags); > + return rc; > +} > + > +static int clk_spmi_pmic_div_enable(struct clk_hw *hw) > +{ > + struct clkdiv *clkdiv = to_clkdiv(hw); > + unsigned long flags; > + int rc; > + > + spin_lock_irqsave(&clkdiv->lock, flags); > + rc = spmi_pmic_clkdiv_set_enable_state(clkdiv, true); > + spin_unlock_irqrestore(&clkdiv->lock, flags); > + > + return rc; > +} > + > +static void clk_spmi_pmic_div_disable(struct clk_hw *hw) > +{ > + struct clkdiv *clkdiv = to_clkdiv(hw); > + unsigned long flags; > + > + spin_lock_irqsave(&clkdiv->lock, flags); > + spmi_pmic_clkdiv_set_enable_state(clkdiv, false); > + spin_unlock_irqrestore(&clkdiv->lock, flags); > +} > + > +static long clk_spmi_pmic_div_round_rate(struct clk_hw *hw, unsigned long rate, > + unsigned long *parent_rate) > +{ > + unsigned long new_rate; > + unsigned int div, div_factor; > + > + div = DIV_ROUND_UP(*parent_rate, rate); > + div_factor = div_to_div_factor(div); > + new_rate = *parent_rate / div_factor_to_div(div_factor); > + > + return new_rate; > +} > + > +static unsigned long clk_spmi_pmic_div_recalc_rate(struct clk_hw *hw, > + unsigned long parent_rate) > +{ > + struct clkdiv *clkdiv = to_clkdiv(hw); > + unsigned long rate; > + > + rate = parent_rate / div_factor_to_div(clkdiv->div_factor); > + > + return rate; > +} > + > +static int clk_spmi_pmic_div_set_rate(struct clk_hw *hw, unsigned long rate, > + unsigned long parent_rate) > +{ > + struct clkdiv *clkdiv = to_clkdiv(hw); > + > + return spmi_pmic_clkdiv_config_freq_div(clkdiv, parent_rate / rate); > +} > + > +static const struct clk_ops clk_spmi_pmic_div_ops = { > + .enable = clk_spmi_pmic_div_enable, > + .disable = clk_spmi_pmic_div_disable, > + .set_rate = clk_spmi_pmic_div_set_rate, > + .recalc_rate = clk_spmi_pmic_div_recalc_rate, > + .round_rate = clk_spmi_pmic_div_round_rate, > +}; > + > +struct spmi_pmic_div_clk_cc { > + struct clk_hw **div_clks; > + int nclks; > +}; > + > +#define SPMI_PMIC_CLKDIV_MIN_INDEX 1 > + > +static struct clk_hw *spmi_pmic_div_clk_hw_get(struct of_phandle_args *clkspec, > + void *data) > +{ > + struct spmi_pmic_div_clk_cc *clk_cc = data; > + unsigned int idx = (clkspec->args[0] - SPMI_PMIC_CLKDIV_MIN_INDEX); > + > + if (idx < 0 || idx >= clk_cc->nclks) { > + pr_err("%s: index value %u is invalid; allowed range: [%d, %d]\n", > + __func__, clkspec->args[0], SPMI_PMIC_CLKDIV_MIN_INDEX, > + clk_cc->nclks); > + return ERR_PTR(-EINVAL); > + } > + > + return clk_cc->div_clks[idx]; > +} > + > +#define SPMI_PMIC_DIV_CLK_SIZE 0x100 > + > +static const struct of_device_id spmi_pmic_clkdiv_match_table[] = { > + { > + .compatible = "qcom,spmi-clkdiv", > + .data = (void *)(uintptr_t)1, /* Generic */ > + }, > + { > + .compatible = "qcom,pm8998-clkdiv", > + .data = (void *)(uintptr_t)3, /* 3 div_clks */ > + }, > + { /* sentinel */ } > +}; > +MODULE_DEVICE_TABLE(of, spmi_pmic_clkdiv_match_table); > + > +static int spmi_pmic_clkdiv_probe(struct platform_device *pdev) > +{ > + struct spmi_pmic_div_clk_cc *clk_cc; > + struct clk_init_data init = {}; > + struct clkdiv *clkdiv; > + struct clk *cxo; > + struct regmap *regmap; > + struct device *dev = &pdev->dev; > + const char *parent_name; > + int nclks, i, rc, cxo_hz; > + u32 start; > + > + rc = of_property_read_u32(dev->of_node, "reg", &start); > + if (rc < 0) { > + dev_err(dev, "reg property reading failed\n"); > + return rc; > + } > + > + regmap = dev_get_regmap(dev->parent, NULL); > + if (!regmap) { > + dev_err(dev, "Couldn't get parent's regmap\n"); > + return -EINVAL; > + } > + > + nclks = (uintptr_t)of_match_node(spmi_pmic_clkdiv_match_table, > + dev->of_node)->data; > + > + clkdiv = devm_kcalloc(dev, nclks, sizeof(*clkdiv), GFP_KERNEL); > + if (!clkdiv) > + return -ENOMEM; > + > + clk_cc = devm_kzalloc(&pdev->dev, sizeof(*clk_cc), GFP_KERNEL); > + if (!clk_cc) > + return -ENOMEM; > + > + clk_cc->div_clks = devm_kcalloc(&pdev->dev, nclks, > + sizeof(*clk_cc->div_clks), GFP_KERNEL); > + if (!clk_cc->div_clks) > + return -ENOMEM; > + > + cxo = clk_get(dev, "xo"); > + if (IS_ERR(cxo)) { > + rc = PTR_ERR(cxo); > + if (rc != -EPROBE_DEFER) > + dev_err(dev, "failed to get xo clock"); > + return rc; > + } > + cxo_hz = clk_get_rate(cxo); > + clk_put(cxo); > + > + parent_name = of_clk_get_parent_name(dev->of_node, 0); > + if (!parent_name) { > + dev_err(dev, "missing parent clock\n"); > + return -ENODEV; > + } > + > + init.parent_names = &parent_name; > + init.num_parents = parent_name ? 1 : 0; > + init.ops = &clk_spmi_pmic_div_ops; > + init.flags = 0; > + > + for (i = 0; i < nclks; i++) { > + spin_lock_init(&clkdiv[i].lock); > + clkdiv[i].base = start + i * SPMI_PMIC_DIV_CLK_SIZE; > + clkdiv[i].regmap = regmap; > + clkdiv[i].cxo_period_ns = NSEC_PER_SEC / cxo_hz; > + init.name = kasprintf(GFP_KERNEL, "div_clk%d", i + 1); > + clkdiv[i].hw.init = &init; > + rc = devm_clk_hw_register(dev, &clkdiv[i].hw); > + kfree(init.name); /* clock framework made a copy of the name */ > + if (rc) > + return rc; > + > + clk_cc->div_clks[i] = &clkdiv[i].hw; > + } > + > + clk_cc->nclks = nclks; > + rc = of_clk_add_hw_provider(pdev->dev.of_node, spmi_pmic_div_clk_hw_get, > + clk_cc); > + return rc; > +} > + > +static int spmi_pmic_clkdiv_remove(struct platform_device *pdev) > +{ > + of_clk_del_provider(pdev->dev.of_node); > + > + return 0; > +} > + > +static struct platform_driver spmi_pmic_clkdiv_driver = { > + .driver = { > + .name = "qcom,spmi-pmic-clkdiv", > + .of_match_table = spmi_pmic_clkdiv_match_table, > + }, > + .probe = spmi_pmic_clkdiv_probe, > + .remove = spmi_pmic_clkdiv_remove, > +}; > +module_platform_driver(spmi_pmic_clkdiv_driver); > + > +MODULE_DESCRIPTION("QCOM SPMI PMIC clkdiv driver"); > +MODULE_LICENSE("GPL v2"); From 1579194332403272794@xxx Thu Sep 21 23:37:55 +0000 2017 X-GM-THRID: 1578964669043180372 X-Gmail-Labels: Inbox,Category Forums