Received: by 10.223.164.202 with SMTP id h10csp1153961wrb; Thu, 9 Nov 2017 22:44:29 -0800 (PST) X-Google-Smtp-Source: ABhQp+Ti5I4JR8e/uk5iOJmYrW2eyGfQssKPv6YUSBLwlKy9VRYvkvgVqLR0L4anPPU35ykynp/L X-Received: by 10.99.115.79 with SMTP id d15mr2051154pgn.279.1510296269856; Thu, 09 Nov 2017 22:44:29 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1510296269; cv=none; d=google.com; s=arc-20160816; b=fRCjZ0bO0I+4Ze3B8gIKaBqXX63i5tDi2KKfEZ9gFpwh9PFLBNwMKBKeoRv+Qc84qS qQ1XstYx5xRVUru4fc4TilEYeH7sp9Rpaep7iLZybl6bXuruLAx3G03nBjy6+Jq8i6qq mFmEQrkpgdg29RXGUlrXM/Uqae1zELim+TCBVlUuUQtxW2pqbKWm8uI4aqXvDl7aHzLv xDJPjmJj0ibZxYqR2x7J7oEQNORQ3tMEVitbW9L1ydkfTWr0nQdjM7Tz1zGmBUqtIN32 I50FLoQOMPICCiw1gsiUz7KD/m5XdNUNzbS/cePK8eKFQs0Yi0B5Yop4ivYb855MeDGU YsFg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=OmDLnj0s4/FuR9EMruu3hsIw+/RNCjoU0We5SPIYxMk=; b=aLTBuun9RbivQmWpl+vA9BedXj4E9936T6JinLU73QtSjtPUH5CQLQszXmatU0le1G +rLa21JNor+Fla7scRYnIU+FbTdeMMoC3BkAmw3FHf5deSmHhr4s2Y9jnlg0/lAz14N6 cWatvJmCijtlc2f/L6J6sAxj3KSFlxdbdlZHB5y5eVqUEIz3zaa6zT3WBbUeHUtXc0WY Y5QLRsofO4aXSYGhL2sJsNiHN3OSUhFdxDPw2Zcwb7BsS+N1HdGxcWHpwVP7N7681RBr cvjCNHe2AKCgGkRFAVgYg3HbzOWE5gSLoOWqEP9S39pe3vxg5ybbqpqTQpXMEsfYDltC k1Gg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id r59si7949543plb.10.2017.11.09.22.44.18; Thu, 09 Nov 2017 22:44:29 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1756012AbdKJGnM (ORCPT + 83 others); Fri, 10 Nov 2017 01:43:12 -0500 Received: from sci-ig2.spreadtrum.com ([222.66.158.135]:29418 "EHLO SHSQR01.spreadtrum.com" rhost-flags-OK-FAIL-OK-OK) by vger.kernel.org with ESMTP id S1755981AbdKJGnJ (ORCPT ); Fri, 10 Nov 2017 01:43:09 -0500 Received: from SHSQR01.spreadtrum.com (localhost [127.0.0.2] (may be forged)) by SHSQR01.spreadtrum.com with ESMTP id vAA6gswk035876 for ; Fri, 10 Nov 2017 14:42:54 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from ig2.spreadtrum.com (shmbx04.spreadtrum.com [10.0.1.214]) by SHSQR01.spreadtrum.com with ESMTP id vAA6fMKw032901 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-SHA bits=256 verify=NO); Fri, 10 Nov 2017 14:41:22 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from SHCAS02.spreadtrum.com (10.0.1.202) by SHMBX04.spreadtrum.com (10.0.1.214) with Microsoft SMTP Server (TLS) id 15.0.847.32; Fri, 10 Nov 2017 14:41:32 +0800 Received: from localhost (10.0.73.143) by SHCAS02.spreadtrum.com (10.0.1.250) with Microsoft SMTP Server (TLS) id 15.0.847.32 via Frontend Transport; Fri, 10 Nov 2017 14:41:32 +0800 From: Chunyan Zhang To: Stephen Boyd , Michael Turquette , Rob Herring , Mark Rutland CC: Catalin Marinas , Will Deacon , , , , , Arnd Bergmann , Mark Brown , Xiaolong Zhang , Ben Li , Orson Zhai , Chunyan Zhang Subject: [PATCH V4 02/12] dt-bindings: Add Spreadtrum clock binding documentation Date: Fri, 10 Nov 2017 14:35:57 +0800 Message-ID: <20171110063607.3250-3-chunyan.zhang@spreadtrum.com> X-Mailer: git-send-email 2.12.2 In-Reply-To: <20171110063607.3250-1-chunyan.zhang@spreadtrum.com> References: <20171110063607.3250-1-chunyan.zhang@spreadtrum.com> MIME-Version: 1.0 Content-Type: text/plain X-MAIL: SHSQR01.spreadtrum.com vAA6fMKw032901 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Introduce a new binding with its documentation for Spreadtrum clock sub-framework. Signed-off-by: Chunyan Zhang --- Documentation/devicetree/bindings/clock/sprd.txt | 63 ++++++++++++++++++++++++ 1 file changed, 63 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/sprd.txt diff --git a/Documentation/devicetree/bindings/clock/sprd.txt b/Documentation/devicetree/bindings/clock/sprd.txt new file mode 100644 index 0000000..e9d179e --- /dev/null +++ b/Documentation/devicetree/bindings/clock/sprd.txt @@ -0,0 +1,63 @@ +Spreadtrum Clock Binding +------------------------ + +Required properties: +- compatible: should contain the following compatible strings: + - "sprd,sc9860-pmu-gate" + - "sprd,sc9860-pll" + - "sprd,sc9860-ap-clk" + - "sprd,sc9860-aon-prediv" + - "sprd,sc9860-apahb-gate" + - "sprd,sc9860-aon-gate" + - "sprd,sc9860-aonsecure-clk" + - "sprd,sc9860-agcp-gate" + - "sprd,sc9860-gpu-clk" + - "sprd,sc9860-vsp-clk" + - "sprd,sc9860-vsp-gate" + - "sprd,sc9860-cam-clk" + - "sprd,sc9860-cam-gate" + - "sprd,sc9860-disp-clk" + - "sprd,sc9860-disp-gate" + - "sprd,sc9860-apapb-gate" + +- #clock-cells: must be 1 + +- clocks : Should be the input parent clock(s) phandle for the clock, this + property here just simply shows which clock group the clocks' + parents are in, since each clk node would represent many clocks + which are defined in the driver. The detailed dependency + relationship (i.e. how many parents and which are the parents) + are implemented in driver code. + +Optional properties: + +- reg: Contain the registers base address and length. It must be configured + only if no 'sprd,syscon' under the node. + +- sprd,syscon: phandle to the syscon which is in the same address area with + the clock, and so we can get regmap for the clocks from the + syscon device. + +Example: + + pmu_gate: pmu-gate { + compatible = "sprd,sc9860-pmu-gate"; + sprd,syscon = <&pmu_regs>; + clocks = <&ext_26m>; + #clock-cells = <1>; + }; + + pll: pll { + compatible = "sprd,sc9860-pll"; + sprd,syscon = <&ana_regs>; + clocks = <&pmu_gate 0>; + #clock-cells = <1>; + }; + + ap_clk: clock-controller@20000000 { + compatible = "sprd,sc9860-ap-clk"; + reg = <0 0x20000000 0 0x400>; + clocks = <&ext_26m>, <&pll 0>, + <&pmu_gate 0>; + #clock-cells = <1>; + }; -- 2.7.4 From 1586420220230593300@xxx Sun Dec 10 17:50:19 +0000 2017 X-GM-THRID: 1586350821681151731 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread