Received: by 10.223.164.202 with SMTP id h10csp574177wrb; Thu, 9 Nov 2017 10:48:03 -0800 (PST) X-Google-Smtp-Source: ABhQp+SLFINufiLqf+fhsU5JY2L8ZCrx2xYWAzsMO0cKi0KkRW3j3wj7SCX+E3375SfVGFJdl5/V X-Received: by 10.84.141.131 with SMTP id 3mr1331144plv.136.1510253283876; Thu, 09 Nov 2017 10:48:03 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1510253283; cv=none; d=google.com; s=arc-20160816; b=Htn1pA32huR9t9vdeiVd3BapCfyjGyUVZB88hs8U7xZih8CHyDXPz0tJ+Uh3JVQXea b+MVg9OlEyGPdFfdAdwTbqpzt5RegMVgGv3p5/hKYXAkEVWrsZDAtlu+9jyPkwQ4K2rG +NkC/Mp45Qu2g11HBILAxiL07OjzgJWe5bzM6FS+EYNAFUvmKNxqV+wprXHdpxaTDUS0 cUvrcHH6+slWnNMJDiaf+wQJudJRa30DuS3pggR3O0NIhoqXVYzFoEFRtMir6AWH5QNx eX5UwznEQi1baFUYjH5+lrN8iSijWubaEk+HXvx2Q9/2R/eCkMb0fe5ucfTYXY170h8B HlGQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature:arc-authentication-results; bh=63gUhkuxJ/wyKzQwmknmPkAPQMWguN3AOVm3/W3kOFg=; b=OrOntBCVdinshGygG8jLh99pIgtLOlf0g/qKYpp8sRwCdB2pNYPhMdoF5JO+E+F8qJ EylqzGNG2if6b3SyuFThHpbyqyOgX3Hui/0m5RIIM0pHB3q0tpXkojmoaadUiHj8xQ1O a+KXJQo3o+DshtwWKWKoBzfQgvUxXqE0Pi3KyGCttX22dcuQOaCCHz4OqcFYQNPw2yKj 2TSnqEY9Cy06PVJ9THF97blj5YAh9hjLw43aURg2ie53tMxkyZkvZKE8AUOj9NCTpr8m 2DWr+zZAPKuGNEY9lrVp8p7DYr7UYjb96oqZGUvGcggCqkxFa6AoIxMz3oW5xRDXdpBp AUEQ== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@gateworks-com.20150623.gappssmtp.com header.s=20150623 header.b=CnCgYeiz; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id o26si6967996pgn.630.2017.11.09.10.47.52; Thu, 09 Nov 2017 10:48:03 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; dkim=pass header.i=@gateworks-com.20150623.gappssmtp.com header.s=20150623 header.b=CnCgYeiz; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754144AbdKISqS (ORCPT + 82 others); Thu, 9 Nov 2017 13:46:18 -0500 Received: from mail-pf0-f194.google.com ([209.85.192.194]:55085 "EHLO mail-pf0-f194.google.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754051AbdKISqA (ORCPT ); Thu, 9 Nov 2017 13:46:00 -0500 Received: by mail-pf0-f194.google.com with SMTP id n89so4870665pfk.11 for ; Thu, 09 Nov 2017 10:45:59 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gateworks-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=63gUhkuxJ/wyKzQwmknmPkAPQMWguN3AOVm3/W3kOFg=; b=CnCgYeizRK6Ry2amGsEUK+NCnaNO8SxqzbIV5BWb17MvG8FfivnX/b/Z6s+N1mTO7d f40uK6oZRMtB1aEPphFd4l5sCZ9Pugb9h/6OIhhThedvPHonALE1BqJNGCK1xOyQs4/v tC4KxawMpvBxUMzzFvWMj9vQREXVu2+lZs6LVXjSy3MIrIVJvByB4AUJwxBSUnUawBcD IXFqeqoOThGSnOhVr64gsvIBaL5cOuxaRFYshx89y5HZr9B32KQZqvJUlL+s58Gkx8fs P+OfLSqJly+G0nkntVBbh6iVmVfnArznW/JN8RZto3wUO0rYWtp0ohNcEFxL0fk8i7ER fUcw== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=63gUhkuxJ/wyKzQwmknmPkAPQMWguN3AOVm3/W3kOFg=; b=kN2DqneVuJulwgWDpZZlKV5CKASHO1n0H1gqdWkqYXXdQ7f3P5aL+2O8a903mKtn5d OS6DeIsZqNuaA+40b3V7JDv72U/VXFPZxs7rbTx1RQcIFAID4PLh3Upfm9ogBF7YHPva AoBAI9eSupT4mj9IWw7GgcrG6thDKReuqUMH9T9tedBp8jvg51O4QQRTY+pqNsyCHPAx uo8ElYcw8NNlpPlOQkr/rr7aZjC+vVfKTF/tmsUBSe3SSoXjGZ+l3qoyA/rjzSDLD4MZ rjG8qogYDi2S0p2PWyiym3lN7Oa+TRLbbhmsg+QiY88vFz4XbNsQ3j2aQNOgluLB0/Gi 0gkA== X-Gm-Message-State: AJaThX6wxa5QPNeYB6vg5vFK+gteqvyUwc8AAICYDeSoJQAYfQNj7hY2 cbemhIvSj5f1osjix3l6gz4F9bZC X-Received: by 10.98.8.212 with SMTP id 81mr1423507pfi.193.1510253159303; Thu, 09 Nov 2017 10:45:59 -0800 (PST) Received: from tharvey.pdc.gateworks.com (68-189-91-139.static.snlo.ca.charter.com. [68.189.91.139]) by smtp.gmail.com with ESMTPSA id z6sm13794318pfe.170.2017.11.09.10.45.57 (version=TLS1_2 cipher=ECDHE-RSA-AES128-SHA bits=128/128); Thu, 09 Nov 2017 10:45:58 -0800 (PST) From: Tim Harvey To: linux-media@vger.kernel.org, alsa-devel@alsa-project.org Cc: devicetree@vger.kernel.org, linux-kernel@vger.kernel.org, shawnguo@kernel.org, Steve Longerbeam , Philipp Zabel , Hans Verkuil , Mauro Carvalho Chehab Subject: [PATCH 5/5] ARM: dts: imx: Add TDA19971 HDMI Receiver to GW551x Date: Thu, 9 Nov 2017 10:45:36 -0800 Message-Id: <1510253136-14153-6-git-send-email-tharvey@gateworks.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1510253136-14153-1-git-send-email-tharvey@gateworks.com> References: <1510253136-14153-1-git-send-email-tharvey@gateworks.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Signed-off-by: Tim Harvey --- arch/arm/boot/dts/imx6qdl-gw551x.dtsi | 85 +++++++++++++++++++++++++++++++++++ 1 file changed, 85 insertions(+) diff --git a/arch/arm/boot/dts/imx6qdl-gw551x.dtsi b/arch/arm/boot/dts/imx6qdl-gw551x.dtsi index 30d4662..8ce0b15 100644 --- a/arch/arm/boot/dts/imx6qdl-gw551x.dtsi +++ b/arch/arm/boot/dts/imx6qdl-gw551x.dtsi @@ -46,6 +46,7 @@ */ #include +#include / { /* these are used by bootloader for disabling nodes */ @@ -263,6 +264,60 @@ #gpio-cells = <2>; }; + tda1997x: tda1997x@48 { + compatible = "nxp,tda19971"; + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_tda1997x>; + reg = <0x48>; + interrupt-parent = <&gpio1>; + interrupts = <7 IRQ_TYPE_LEVEL_LOW>; + DOVDD-supply = <®_3p3>; + AVDD-supply = <®_1p8b>; + DVDD-supply = <®_1p8a>; + #sound-dai-cells = <0>; + nxp,audout-format = "i2s"; + nxp,audout-layout = <0>; + nxp,audout-width = <16>; + nxp,audout-mclk-fs = <128>; + /* + * The 8bpp YUV422 semi-planar mode outputs CbCr[11:4] + * and Y[11:4] across 16bits in the same cycle + * which we map to VP[15:08]<->CSI_DATA[19:12] + */ + nxp,vidout-portcfg = + /*G_Y_11_8<->VP[15:12]<->CSI_DATA[19:16]*/ + < TDA1997X_VP24_V15_12 TDA1997X_G_Y_11_8 >, + /*G_Y_7_4<->VP[11:08]<->CSI_DATA[15:12]*/ + < TDA1997X_VP24_V11_08 TDA1997X_G_Y_7_4 >, + /*R_CR_CBCR_11_8<->VP[07:04]<->CSI_DATA[11:08]*/ + < TDA1997X_VP24_V07_04 TDA1997X_R_CR_CBCR_11_8 >, + /*R_CR_CBCR_7_4<->VP[03:00]<->CSI_DATA[07:04]*/ + < TDA1997X_VP24_V03_00 TDA1997X_R_CR_CBCR_7_4 >; + + port { + tda1997x_to_ipu1_csi0_mux: endpoint { + remote-endpoint = <&ipu1_csi0_mux_from_parallel_sensor>; + bus-width = <16>; + hsync-active = <1>; + vsync-active = <1>; + data-active = <1>; + }; + }; + }; +}; + +&ipu1_csi0_from_ipu1_csi0_mux { + bus-width = <16>; +}; + +&ipu1_csi0_mux_from_parallel_sensor { + remote-endpoint = <&tda1997x_to_ipu1_csi0_mux>; + bus-width = <16>; +}; + +&ipu1_csi0 { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_ipu1_csi0>; }; &pcie { @@ -375,6 +430,30 @@ >; }; + pinctrl_ipu1_csi0: ipu1_csi0grp { + fsl,pins = < + MX6QDL_PAD_CSI0_DAT4__IPU1_CSI0_DATA04 0x1b0b0 + MX6QDL_PAD_CSI0_DAT5__IPU1_CSI0_DATA05 0x1b0b0 + MX6QDL_PAD_CSI0_DAT6__IPU1_CSI0_DATA06 0x1b0b0 + MX6QDL_PAD_CSI0_DAT7__IPU1_CSI0_DATA07 0x1b0b0 + MX6QDL_PAD_CSI0_DAT8__IPU1_CSI0_DATA08 0x1b0b0 + MX6QDL_PAD_CSI0_DAT9__IPU1_CSI0_DATA09 0x1b0b0 + MX6QDL_PAD_CSI0_DAT10__IPU1_CSI0_DATA10 0x1b0b0 + MX6QDL_PAD_CSI0_DAT11__IPU1_CSI0_DATA11 0x1b0b0 + MX6QDL_PAD_CSI0_DAT12__IPU1_CSI0_DATA12 0x1b0b0 + MX6QDL_PAD_CSI0_DAT13__IPU1_CSI0_DATA13 0x1b0b0 + MX6QDL_PAD_CSI0_DAT14__IPU1_CSI0_DATA14 0x1b0b0 + MX6QDL_PAD_CSI0_DAT15__IPU1_CSI0_DATA15 0x1b0b0 + MX6QDL_PAD_CSI0_DAT16__IPU1_CSI0_DATA16 0x1b0b0 + MX6QDL_PAD_CSI0_DAT17__IPU1_CSI0_DATA17 0x1b0b0 + MX6QDL_PAD_CSI0_DAT18__IPU1_CSI0_DATA18 0x1b0b0 + MX6QDL_PAD_CSI0_DAT19__IPU1_CSI0_DATA19 0x1b0b0 + MX6QDL_PAD_CSI0_MCLK__IPU1_CSI0_HSYNC 0x1b0b0 + MX6QDL_PAD_CSI0_PIXCLK__IPU1_CSI0_PIXCLK 0x1b0b0 + MX6QDL_PAD_CSI0_VSYNC__IPU1_CSI0_VSYNC 0x1b0b0 + >; + }; + pinctrl_pcie: pciegrp { fsl,pins = < MX6QDL_PAD_GPIO_0__GPIO1_IO00 0x1b0b0 /* PCIE RST */ @@ -399,6 +478,12 @@ >; }; + pinctrl_tda1997x: tda1997xgrp { + fsl,pins = < + MX6QDL_PAD_GPIO_7__GPIO1_IO07 0x1b0b0 + >; + }; + pinctrl_uart2: uart2grp { fsl,pins = < MX6QDL_PAD_SD4_DAT7__UART2_TX_DATA 0x1b0b1 -- 2.7.4 From 1583817197784105923@xxx Sun Nov 12 00:16:23 +0000 2017 X-GM-THRID: 1582667462658945257 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread