Received: by 10.223.164.202 with SMTP id h10csp3428690wrb; Sun, 19 Nov 2017 22:09:38 -0800 (PST) X-Google-Smtp-Source: AGs4zMbg8x6P615bNz2Jaauvxf4L2FRHiEJIU+DQrbBMHWSJpUMVjeApaVn+Ry0G7D/fmLAh7exv X-Received: by 10.99.123.90 with SMTP id k26mr12508096pgn.33.1511158178036; Sun, 19 Nov 2017 22:09:38 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1511158178; cv=none; d=google.com; s=arc-20160816; b=x99bRpyOyoA5sY3F2hwrc3U87+8jSIGILzUEPKtBHCMhtcZYqCFeI5DUjoJyGB36kF H2mWuDf/hh76gA/Tett9Wlw2ac60MmbQBIlJSOtvFoF9keJIjx/2uvwnGrFYXzpJv1O4 /imsyT1RBarmDKyl5ohbVOch9fX5E1XwCXyHsfcAkAgp/dIeiWeeANlu8UQrZjefQc/C KkvsYxBSF601vNKeBl37gX6LmbmgJhg4cm/aqQa6+Hf9Fdo5BMy44nYtTEw1ev/xuc1I u7XKmQCTmYLg08Q3JDYdjM8POp04Tv57TW9fFB+Bpj26w+hcLrFoQIwV+INGAt6fOpl1 TJBg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=8szKVpyP21sjKqJHqI0MisUcsxF7+TxqEZtrnYBxNH8=; b=Crdya43CuQJI383NnJ7n1ehW9rWbBjumeNmeRdHQnH0jF69uQz4X6mA/7hHGrmHHEs 389TtbT8AuD1de/SVbxhqkpzO7Qw3tZmcV7nwYnLvSfBQDIlnmkXHo//e55ZEwAyav5a BD6bCwc1NDaNv9RGWBAmQNP8D6P6qlLYKv/d2ykFRUTsOmQ1LDZYycO/QSLlQKTJn/tD 94IDWVioxytMTlo5Vrs4PbtIAh/U9keeWhPNyaDtWNjbed49fynnPZXrs5786HbGhOt/ D3xawj6SVERQDXCbEnTdpJeJqQrYRbvn9frzFPloZSBmE7f9FkKlNMQgMVoebZtNG1ua UbiA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id i12si4422405plk.696.2017.11.19.22.09.28; Sun, 19 Nov 2017 22:09:38 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1751356AbdKTGI2 (ORCPT + 68 others); Mon, 20 Nov 2017 01:08:28 -0500 Received: from sci-ig2.spreadtrum.com ([222.66.158.135]:46120 "EHLO SHSQR01.spreadtrum.com" rhost-flags-OK-FAIL-OK-OK) by vger.kernel.org with ESMTP id S1751321AbdKTGI0 (ORCPT ); Mon, 20 Nov 2017 01:08:26 -0500 Received: from ig2.spreadtrum.com (shmbx02.spreadtrum.com [10.0.1.204]) by SHSQR01.spreadtrum.com with ESMTP id vAK67lOc060823 (version=TLSv1/SSLv3 cipher=AES256-SHA bits=256 verify=NO); Mon, 20 Nov 2017 14:07:47 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from SHCAS02.spreadtrum.com (10.0.1.202) by SHMBX02.spreadtrum.com (10.0.1.204) with Microsoft SMTP Server (TLS) id 15.0.847.32; Mon, 20 Nov 2017 14:07:55 +0800 Received: from localhost (10.0.73.143) by SHCAS02.spreadtrum.com (10.0.1.250) with Microsoft SMTP Server (TLS) id 15.0.847.32 via Frontend Transport; Mon, 20 Nov 2017 14:07:55 +0800 From: Chunyan Zhang To: Stephen Boyd , Michael Turquette , Rob Herring , Mark Rutland CC: Catalin Marinas , Will Deacon , , , , , Arnd Bergmann , Mark Brown , Xiaolong Zhang , Ben Li , Orson Zhai , Chunyan Zhang Subject: [PATCH V5 06/12] clk: sprd: add composite clock support Date: Mon, 20 Nov 2017 14:01:31 +0800 Message-ID: <20171120060137.27380-7-chunyan.zhang@spreadtrum.com> X-Mailer: git-send-email 2.12.2 In-Reply-To: <20171120060137.27380-1-chunyan.zhang@spreadtrum.com> References: <20171120060137.27380-1-chunyan.zhang@spreadtrum.com> MIME-Version: 1.0 Content-Type: text/plain X-MAIL: SHSQR01.spreadtrum.com vAK67lOc060823 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch introduced composite driver for Spreadtrum's SoCs. The functions of this composite clock simply consist of divider and mux clocks. Signed-off-by: Chunyan Zhang --- drivers/clk/sprd/Makefile | 1 + drivers/clk/sprd/composite.c | 62 ++++++++++++++++++++++++++++++++++++++++++++ drivers/clk/sprd/composite.h | 53 +++++++++++++++++++++++++++++++++++++ 3 files changed, 116 insertions(+) create mode 100644 drivers/clk/sprd/composite.c create mode 100644 drivers/clk/sprd/composite.h diff --git a/drivers/clk/sprd/Makefile b/drivers/clk/sprd/Makefile index 80e6039..2262e76 100644 --- a/drivers/clk/sprd/Makefile +++ b/drivers/clk/sprd/Makefile @@ -4,3 +4,4 @@ clk-sprd-y += common.o clk-sprd-y += gate.o clk-sprd-y += mux.o clk-sprd-y += div.o +clk-sprd-y += composite.o diff --git a/drivers/clk/sprd/composite.c b/drivers/clk/sprd/composite.c new file mode 100644 index 0000000..218e17c --- /dev/null +++ b/drivers/clk/sprd/composite.c @@ -0,0 +1,62 @@ +/* + * Spreadtrum composite clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#include + +#include "composite.h" + +static long sprd_comp_round_rate(struct clk_hw *hw, unsigned long rate, + unsigned long *parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_round_rate(&cc->common, &cc->div, + rate, parent_rate); +} + +static unsigned long sprd_comp_recalc_rate(struct clk_hw *hw, + unsigned long parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_recalc_rate(&cc->common, &cc->div, parent_rate); +} + +static int sprd_comp_set_rate(struct clk_hw *hw, unsigned long rate, + unsigned long parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_set_rate(&cc->common, &cc->div, + rate, parent_rate); +} + +static u8 sprd_comp_get_parent(struct clk_hw *hw) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_mux_helper_get_parent(&cc->common, &cc->mux); +} + +static int sprd_comp_set_parent(struct clk_hw *hw, u8 index) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_mux_helper_set_parent(&cc->common, &cc->mux, index); +} + +const struct clk_ops sprd_comp_ops = { + .get_parent = sprd_comp_get_parent, + .set_parent = sprd_comp_set_parent, + + .round_rate = sprd_comp_round_rate, + .recalc_rate = sprd_comp_recalc_rate, + .set_rate = sprd_comp_set_rate, +}; +EXPORT_SYMBOL_GPL(sprd_comp_ops); diff --git a/drivers/clk/sprd/composite.h b/drivers/clk/sprd/composite.h new file mode 100644 index 0000000..b337bda --- /dev/null +++ b/drivers/clk/sprd/composite.h @@ -0,0 +1,53 @@ +/* + * Spreadtrum composite clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#ifndef _SPRD_COMPOSITE_H_ +#define _SPRD_COMPOSITE_H_ + +#include "common.h" +#include "mux.h" +#include "div.h" + +struct sprd_comp { + struct sprd_mux_ssel mux; + struct sprd_div_internal div; + struct sprd_clk_common common; +}; + +#define SPRD_COMP_CLK_TABLE(_struct, _name, _parent, _reg, _table, \ + _mshift, _mwidth, _dshift, _dwidth, _flags) \ + struct sprd_comp _struct = { \ + .mux = _SPRD_MUX_CLK(_mshift, _mwidth, _table), \ + .div = _SPRD_DIV_CLK(_dshift, _dwidth), \ + .common = { \ + .regmap = NULL, \ + .reg = _reg, \ + .hw.init = CLK_HW_INIT_PARENTS(_name, \ + _parent, \ + &sprd_comp_ops, \ + _flags), \ + } \ + } + +#define SPRD_COMP_CLK(_struct, _name, _parent, _reg, _mshift, \ + _mwidth, _dshift, _dwidth, _flags) \ + SPRD_COMP_CLK_TABLE(_struct, _name, _parent, _reg, \ + NULL, _mshift, _mwidth, \ + _dshift, _dwidth, _flags) + +static inline struct sprd_comp *hw_to_sprd_comp(const struct clk_hw *hw) +{ + struct sprd_clk_common *common = hw_to_sprd_clk_common(hw); + + return container_of(common, struct sprd_comp, common); +} + +extern const struct clk_ops sprd_comp_ops; + +#endif /* _SPRD_COMPOSITE_H_ */ -- 2.7.4 From 1583546400702923509@xxx Thu Nov 09 00:32:11 +0000 2017 X-GM-THRID: 1583546400702923509 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread