Received: by 10.223.164.221 with SMTP id h29csp1762650wrb; Thu, 2 Nov 2017 00:04:13 -0700 (PDT) X-Google-Smtp-Source: ABhQp+Qn9v0X4Oy25InR4GHfcUHZXS4PDqi8TtxBhfwhWu8LF+QwNypo5mryxHQubv7uDU25pQeF X-Received: by 10.101.64.11 with SMTP id f11mr2535927pgp.217.1509606253125; Thu, 02 Nov 2017 00:04:13 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1509606253; cv=none; d=google.com; s=arc-20160816; b=dVrFcNl03lairoNoV6OzV8NlcgG3ur2vipmVI3broiRwBUtK2lUkRFxKY27lBcRPRZ pkz/l0jaQj5xejYEaasdhqnSL+de26TyhBYG0O85F+geVTro6UPQ1ot+hGSXNx+s0s69 5EKLQmrq3p59Yquf9Ve4dLCoyN+wY0Hnf1bkdpgLvK5AvK4mCnr6H1cy2DF7bYC1cUxN Mm69O7UJRw+Zdm6ehKuqSlaQpgfNYSiA9XaXhq7R/9hmeBp8SG70NkKbau/v3b5Q3bjO nLozHpHXpjKOl6Hk31LLFmohmAlTHbImtCqGCCEHcabyh086o9h/aNzN459vDQDm1l0X f3Cg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=AsSiUZYy/tMPkJ8D0bsGJELcyB2S+8ZCKJlAQmLiHs0=; b=b5tAvSWaXhwC2f0mrD5xbwiVj948Zrog9cMzBPgnRkxae60tXtJwXhMplWx6g66Isb 1m65QIP6NM1d2hmc5RlDtREVolU9SkHH5r7bceeRiCIeQUn9IB6zHXcu9f/LjGgEfmLs XeG6UCeVTFaCkcekL4x56k9Dorp10R11vazMsdo5TVRtkJuxl2/rlWpt1bRJ0LTIoHaA Gn2YM+wS+hrheKxLnOMHoJioDfju0PUom2JwdL6sx//UFaWggeCkWw7aDxr7qjsQumj0 6yWopAJTxBXVquZjMaAVhuBFdB0zduPGPeBbiwAO/o5L8FPTCg4niOb+5oW+Ud/4RXxU Q2nA== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id k194si2908184pgc.157.2017.11.02.00.03.59; Thu, 02 Nov 2017 00:04:13 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755201AbdKBHCw (ORCPT + 99 others); Thu, 2 Nov 2017 03:02:52 -0400 Received: from sci-ig2.spreadtrum.com ([222.66.158.135]:54014 "EHLO SHSQR01.spreadtrum.com" rhost-flags-OK-FAIL-OK-OK) by vger.kernel.org with ESMTP id S1755156AbdKBHCv (ORCPT ); Thu, 2 Nov 2017 03:02:51 -0400 Received: from ig2.spreadtrum.com (shmbx02.spreadtrum.com [10.0.1.204]) by SHSQR01.spreadtrum.com with ESMTP id vA272LkH015311 (version=TLSv1/SSLv3 cipher=AES256-SHA bits=256 verify=NO); Thu, 2 Nov 2017 15:02:21 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from SHCAS02.spreadtrum.com (10.0.1.202) by SHMBX02.spreadtrum.com (10.0.1.204) with Microsoft SMTP Server (TLS) id 15.0.847.32; Thu, 2 Nov 2017 15:02:24 +0800 Received: from localhost (10.0.73.143) by SHCAS02.spreadtrum.com (10.0.1.250) with Microsoft SMTP Server (TLS) id 15.0.847.32 via Frontend Transport; Thu, 2 Nov 2017 15:02:23 +0800 From: Chunyan Zhang To: Stephen Boyd , Michael Turquette , Rob Herring , Mark Rutland CC: Catalin Marinas , Will Deacon , , , Arnd Bergmann , Mark Brown , Xiaolong Zhang , Ben Li , , , Orson Zhai , Chunyan Zhang Subject: [PATCH V3 04/11] clk: sprd: add gate clock support Date: Thu, 2 Nov 2017 14:56:19 +0800 Message-ID: <20171102065626.21835-5-chunyan.zhang@spreadtrum.com> X-Mailer: git-send-email 2.12.2 In-Reply-To: <20171102065626.21835-1-chunyan.zhang@spreadtrum.com> References: <20171102065626.21835-1-chunyan.zhang@spreadtrum.com> MIME-Version: 1.0 Content-Type: text/plain X-MAIL: SHSQR01.spreadtrum.com vA272LkH015311 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Some clocks on the Spreadtrum's SoCs are just simple gates. Add support for those clocks. Signed-off-by: Chunyan Zhang --- drivers/clk/sprd/Makefile | 1 + drivers/clk/sprd/gate.c | 106 ++++++++++++++++++++++++++++++++++++++++++++++ drivers/clk/sprd/gate.h | 54 +++++++++++++++++++++++ 3 files changed, 161 insertions(+) create mode 100644 drivers/clk/sprd/gate.c create mode 100644 drivers/clk/sprd/gate.h diff --git a/drivers/clk/sprd/Makefile b/drivers/clk/sprd/Makefile index 74f4b80..8cd5592 100644 --- a/drivers/clk/sprd/Makefile +++ b/drivers/clk/sprd/Makefile @@ -1,3 +1,4 @@ obj-$(CONFIG_SPRD_COMMON_CLK) += clk-sprd.o clk-sprd-y += common.o +clk-sprd-y += gate.o diff --git a/drivers/clk/sprd/gate.c b/drivers/clk/sprd/gate.c new file mode 100644 index 0000000..831ef81 --- /dev/null +++ b/drivers/clk/sprd/gate.c @@ -0,0 +1,106 @@ +/* + * Spreadtrum gate clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#include +#include + +#include "gate.h" + +DEFINE_SPINLOCK(sprd_gate_lock); +EXPORT_SYMBOL_GPL(sprd_gate_lock); + +static void sprd_gate_endisable(const struct sprd_gate *sg, u32 en) +{ + const struct sprd_clk_common *common = &sg->common; + unsigned long flags = 0; + unsigned int reg; + int set = sg->flags & CLK_GATE_SET_TO_DISABLE ? 1 : 0; + + set ^= en; + + spin_lock_irqsave(common->lock, flags); + + sprd_regmap_read(common->regmap, common->reg, ®); + + if (set) + reg |= sg->op_bit; + else + reg &= ~sg->op_bit; + + sprd_regmap_write(common->regmap, common->reg, reg); + + spin_unlock_irqrestore(common->lock, flags); +} + +static void clk_sc_gate_endisable(const struct sprd_gate *sg, u32 en) +{ + const struct sprd_clk_common *common = &sg->common; + unsigned long flags = 0; + int set = sg->flags & CLK_GATE_SET_TO_DISABLE ? 1 : 0; + unsigned int offset; + + set ^= en; + + /* + * Each set/clear gate clock has three registers: + * common->reg - base register + * common->reg + offset - set register + * common->reg + 2 * offset - clear register + */ + offset = set ? sg->sc_offset : sg->sc_offset * 2; + + spin_lock_irqsave(common->lock, flags); + sprd_regmap_write(common->regmap, common->reg + offset, sg->op_bit); + spin_unlock_irqrestore(common->lock, flags); +} + +static void sprd_gate_disable(struct clk_hw *hw) +{ + struct sprd_gate *sg = hw_to_sprd_gate(hw); + + if (sg->sc_offset) + clk_sc_gate_endisable(sg, 0); + else + sprd_gate_endisable(sg, 0); +} + +static int sprd_gate_enable(struct clk_hw *hw) +{ + struct sprd_gate *sg = hw_to_sprd_gate(hw); + + if (sg->sc_offset) + clk_sc_gate_endisable(sg, 1); + else + sprd_gate_endisable(sg, 1); + + return 0; +} + +static int sprd_gate_is_enabled(struct clk_hw *hw) +{ + struct sprd_gate *sg = hw_to_sprd_gate(hw); + struct sprd_clk_common *common = &sg->common; + unsigned int reg; + + sprd_regmap_read(common->regmap, common->reg, ®); + + if (sg->flags & CLK_GATE_SET_TO_DISABLE) + reg ^= sg->op_bit; + + reg &= sg->op_bit; + + return reg ? 1 : 0; +} + +const struct clk_ops sprd_gate_ops = { + .disable = sprd_gate_disable, + .enable = sprd_gate_enable, + .is_enabled = sprd_gate_is_enabled, +}; +EXPORT_SYMBOL_GPL(sprd_gate_ops); diff --git a/drivers/clk/sprd/gate.h b/drivers/clk/sprd/gate.h new file mode 100644 index 0000000..5aeb53c --- /dev/null +++ b/drivers/clk/sprd/gate.h @@ -0,0 +1,54 @@ +/* + * Spreadtrum gate clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#ifndef _SPRD_GATE_H_ +#define _SPRD_GATE_H_ + +#include "common.h" + +struct sprd_gate { + u32 op_bit; + u16 flags; + u16 sc_offset; + + struct sprd_clk_common common; +}; + +#define SPRD_GATE_CLK(_struct, _name, _parent, _reg, _sc_offset, \ + _op_bit, _flags, _gate_flags) \ + struct sprd_gate _struct = { \ + .op_bit = _op_bit, \ + .sc_offset = _sc_offset, \ + .flags = _gate_flags, \ + .common = { \ + .regmap = NULL, \ + .reg = _reg, \ + .lock = &sprd_gate_lock, \ + .hw.init = CLK_HW_INIT(_name, \ + _parent, \ + &sprd_gate_ops, \ + _flags), \ + } \ + } + +static inline struct sprd_gate *hw_to_sprd_gate(const struct clk_hw *hw) +{ + struct sprd_clk_common *common = hw_to_sprd_clk_common(hw); + + return container_of(common, struct sprd_gate, common); +} + +void sprd_gate_helper_disable(struct sprd_clk_common *common, u32 gate); +int sprd_gate_helper_enable(struct sprd_clk_common *common, u32 gate); +int sprd_gate_helper_is_enabled(struct sprd_clk_common *common, u32 gate); + +extern const struct clk_ops sprd_gate_ops; +extern spinlock_t sprd_gate_lock; + +#endif /* _SPRD_GATE_H_ */ -- 2.7.4 From 1585959282949999816@xxx Tue Dec 05 15:43:55 +0000 2017 X-GM-THRID: 1585957497518096998 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread