Received: by 10.223.164.221 with SMTP id h29csp1762995wrb; Thu, 2 Nov 2017 00:04:36 -0700 (PDT) X-Google-Smtp-Source: ABhQp+RQY+O5C+8gJEvMxa65VANJhk6RUjYIgOxLiJ8zPXM6SE8wBjquSwR92U4kdFf4E0mLU0kj X-Received: by 10.159.249.75 with SMTP id h11mr2265285pls.192.1509606276142; Thu, 02 Nov 2017 00:04:36 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1509606276; cv=none; d=google.com; s=arc-20160816; b=fPRD3GY0rctsntSWUY+yjAw/jeai4cDVHF7MJsbxYcQM3I/J205rMlUPTrC08YQyME xCyDmWedltlQl3fE+SpNxwGTp/X0xMH8ERN3uGnvnz6XVdbm9jJBsbeAckuhAbo+sVc+ /Pj82KkNuDPKW53/8Fu5xG4PS4rNXtN9S2UC47J29JhDxQLuh3LJk7CBBDsq9MV+/x1z PzQe2iXmtnZNEYSNLnv1SqLeaP8mKJGEXSZCFI/hJeP43GGGLqTeu73TTpD/e3e+AQ88 R1thvsDT1tc2FTTD6nMkQT/knUyL6YXM7LtJcPh/1SwKx1kd4HQu3k1uRPR0BwCrS1hS hXdA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:arc-authentication-results; bh=5BWfpBNPocnXMitwMMZe65rrgWqgqBVKK1Kav7LCiNI=; b=1DJ+DwYbNAoKz+NzQWIw0oCwdFg+TPUhz9cbJ9ozYhcQQGgC4pyUz8PSqWrxUvtR0V wwmenVkp/RvTdChBlMBl07zfugF8ZzM1tB0ENfu2u2EeWkBO2TYpjMKeshEj0Yma/KE4 lGdL+NRETU/nQmW2uWHRYGAjyFRtL/n8JP7uVYNpeNnWQiu+yyoQkPv57c1ktMITg5pv Z1utPmuiER7vVzgPt9rzU+KEoY/2qXsy/KWOlhSgZoBEUKX3LNaeoR4gKod1XaG0hdV7 nLzs09BdzQ2S4lguYJF/txsC3pm83uEtJu9txTqTYsDkH7XZI3WH6QzJwMj0maOY4KLC jCcg== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id q10si1558676pli.616.2017.11.02.00.04.22; Thu, 02 Nov 2017 00:04:36 -0700 (PDT) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1755335AbdKBHDX (ORCPT + 99 others); Thu, 2 Nov 2017 03:03:23 -0400 Received: from sci-ig2.spreadtrum.com ([222.66.158.135]:54096 "EHLO SHSQR01.spreadtrum.com" rhost-flags-OK-FAIL-OK-OK) by vger.kernel.org with ESMTP id S1755305AbdKBHDU (ORCPT ); Thu, 2 Nov 2017 03:03:20 -0400 Received: from ig2.spreadtrum.com (shmbx04.spreadtrum.com [10.0.1.214]) by SHSQR01.spreadtrum.com with ESMTP id vA272XpH016235 (version=TLSv1/SSLv3 cipher=DHE-RSA-AES256-SHA bits=256 verify=NO); Thu, 2 Nov 2017 15:02:33 +0800 (CST) (envelope-from Chunyan.Zhang@spreadtrum.com) Received: from SHCAS02.spreadtrum.com (10.0.1.202) by SHMBX04.spreadtrum.com (10.0.1.214) with Microsoft SMTP Server (TLS) id 15.0.847.32; Thu, 2 Nov 2017 15:02:35 +0800 Received: from localhost (10.0.73.143) by SHCAS02.spreadtrum.com (10.0.1.250) with Microsoft SMTP Server (TLS) id 15.0.847.32 via Frontend Transport; Thu, 2 Nov 2017 15:02:35 +0800 From: Chunyan Zhang To: Stephen Boyd , Michael Turquette , Rob Herring , Mark Rutland CC: Catalin Marinas , Will Deacon , , , Arnd Bergmann , Mark Brown , Xiaolong Zhang , Ben Li , , , Orson Zhai , Chunyan Zhang Subject: [PATCH V3 07/11] clk: sprd: add composite clock support Date: Thu, 2 Nov 2017 14:56:22 +0800 Message-ID: <20171102065626.21835-8-chunyan.zhang@spreadtrum.com> X-Mailer: git-send-email 2.12.2 In-Reply-To: <20171102065626.21835-1-chunyan.zhang@spreadtrum.com> References: <20171102065626.21835-1-chunyan.zhang@spreadtrum.com> MIME-Version: 1.0 Content-Type: text/plain X-MAIL: SHSQR01.spreadtrum.com vA272XpH016235 Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org This patch introduced composite driver for Spreadtrum's SoCs. The functions of this composite clock simply consist of divider and mux clocks. Signed-off-by: Chunyan Zhang --- drivers/clk/sprd/Makefile | 1 + drivers/clk/sprd/composite.c | 65 ++++++++++++++++++++++++++++++++++++++++++++ drivers/clk/sprd/composite.h | 49 +++++++++++++++++++++++++++++++++ 3 files changed, 115 insertions(+) create mode 100644 drivers/clk/sprd/composite.c create mode 100644 drivers/clk/sprd/composite.h diff --git a/drivers/clk/sprd/Makefile b/drivers/clk/sprd/Makefile index 80e6039..2262e76 100644 --- a/drivers/clk/sprd/Makefile +++ b/drivers/clk/sprd/Makefile @@ -4,3 +4,4 @@ clk-sprd-y += common.o clk-sprd-y += gate.o clk-sprd-y += mux.o clk-sprd-y += div.o +clk-sprd-y += composite.o diff --git a/drivers/clk/sprd/composite.c b/drivers/clk/sprd/composite.c new file mode 100644 index 0000000..30d5b36 --- /dev/null +++ b/drivers/clk/sprd/composite.c @@ -0,0 +1,65 @@ +/* + * Spreadtrum composite clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#include + +#include "composite.h" + +DEFINE_SPINLOCK(sprd_comp_lock); +EXPORT_SYMBOL_GPL(sprd_comp_lock); + +static long sprd_comp_round_rate(struct clk_hw *hw, unsigned long rate, + unsigned long *parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_round_rate(&cc->common, &cc->div, + rate, parent_rate); +} + +static unsigned long sprd_comp_recalc_rate(struct clk_hw *hw, + unsigned long parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_recalc_rate(&cc->common, &cc->div, parent_rate); +} + +static int sprd_comp_set_rate(struct clk_hw *hw, unsigned long rate, + unsigned long parent_rate) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_div_helper_set_rate(&cc->common, &cc->div, + rate, parent_rate); +} + +static u8 sprd_comp_get_parent(struct clk_hw *hw) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_mux_helper_get_parent(&cc->common, &cc->mux); +} + +static int sprd_comp_set_parent(struct clk_hw *hw, u8 index) +{ + struct sprd_comp *cc = hw_to_sprd_comp(hw); + + return sprd_mux_helper_set_parent(&cc->common, &cc->mux, index); +} + +const struct clk_ops sprd_comp_ops = { + .get_parent = sprd_comp_get_parent, + .set_parent = sprd_comp_set_parent, + + .round_rate = sprd_comp_round_rate, + .recalc_rate = sprd_comp_recalc_rate, + .set_rate = sprd_comp_set_rate, +}; +EXPORT_SYMBOL_GPL(sprd_comp_ops); diff --git a/drivers/clk/sprd/composite.h b/drivers/clk/sprd/composite.h new file mode 100644 index 0000000..551f274 --- /dev/null +++ b/drivers/clk/sprd/composite.h @@ -0,0 +1,49 @@ +/* + * Spreadtrum composite clock driver + * + * Copyright (C) 2017 Spreadtrum, Inc. + * Author: Chunyan Zhang + * + * SPDX-License-Identifier: GPL-2.0 + */ + +#ifndef _SPRD_COMPOSITE_H_ +#define _SPRD_COMPOSITE_H_ + +#include "common.h" +#include "mux.h" +#include "div.h" + +struct sprd_comp { + struct sprd_mux_internal mux; + struct sprd_div_internal div; + struct sprd_clk_common common; +}; + +#define SPRD_COMP_CLK(_struct, _name, _parent, _reg, _table, \ + _mshift, _mwidth, _dshift, _dwidth, _flags) \ + struct sprd_comp _struct = { \ + .mux = _SPRD_MUX_CLK(_mshift, _mwidth, _table), \ + .div = _SPRD_DIV_CLK(_dshift, _dwidth), \ + .common = { \ + .regmap = NULL, \ + .reg = _reg, \ + .lock = &sprd_comp_lock, \ + .hw.init = CLK_HW_INIT_PARENTS(_name, \ + _parent, \ + &sprd_comp_ops, \ + _flags), \ + } \ + } + +static inline struct sprd_comp *hw_to_sprd_comp(const struct clk_hw *hw) +{ + struct sprd_clk_common *common = hw_to_sprd_clk_common(hw); + + return container_of(common, struct sprd_comp, common); +} + +extern const struct clk_ops sprd_comp_ops; +extern spinlock_t sprd_comp_lock; + +#endif /* _SPRD_COMPOSITE_H_ */ -- 2.7.4 From 1582915656967103546@xxx Thu Nov 02 01:26:47 +0000 2017 X-GM-THRID: 1582915656967103546 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread