Received: by 10.223.164.202 with SMTP id h10csp2042527wrb; Mon, 27 Nov 2017 11:00:25 -0800 (PST) X-Google-Smtp-Source: AGs4zMYofyRncuF3QfAR5EzlI3Wt5V8gUjiQxcHk6YaQLhdGQnQ7PulrHssratCfhEKULqIrWpvU X-Received: by 10.99.96.210 with SMTP id u201mr37612373pgb.294.1511809225011; Mon, 27 Nov 2017 11:00:25 -0800 (PST) ARC-Seal: i=1; a=rsa-sha256; t=1511809224; cv=none; d=google.com; s=arc-20160816; b=v8cTE6acOXw4aMx3bzFxNyliUJViyl0EyRKQmFjo0whmhMuHN56pJFv3n4SdvPTqrQ B0OplAo2TUGYzOYnJzwMAPOFNmATtAkWblG2bnPh7LNbKVcIVxYABNy540IZOCLpqHdK 8IH2Vutc5H5zlLjddLePlDAOBDxaC0+q1Zmhwdh4li+qW4YGFCfHfkuMLek00jaEEef4 qUEjCz+aoiUj581eIEwWWTxZVKObgU06L9JTnRKAUjprg8xn0+4T7uSnmtf4kbuoxXA6 4/3Hi4jY5IeuvvSHnR/3LCT0hY6SBS1zVBEucnVZcZnQU+wHOwEKwX2J7fUyFlk9daMI XDzA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:arc-authentication-results; bh=tlQIAnOPYsGlyQctWcswQte7UKPRC7C34uTJVjWE5wo=; b=mayYpzMrU8tfS6J0uHhN9Ow4erd3wfacSOnrsgingbacFgMTtht1YTUblfzVlMYebs sQy4iNfGBpKRWPFg2W0J4FcWZaUiz9Jwf3ApcsBJ0X8niISoKRmJOptOGUHc0zqiMCAy GATIwtcK62YEwMdBo3+dz7YU1We9jlyv1Y+5CL3D425QwBSwgzPQ9FtrZFzN/B8wnRXR FrnNB+wqtXrBjjCi/XulqxIhPo40QxuOmLkscolmuFFJAJpS8ErjKLN5HsH9Of4EszQT 6nU3eLnl7irNe/fKMUxySMNl9k2X9XmZfNtVeg+z7ftR/xtJNL4wFOl536eXmavCWtq2 XHag== ARC-Authentication-Results: i=1; mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Return-Path: Received: from vger.kernel.org (vger.kernel.org. [209.132.180.67]) by mx.google.com with ESMTP id b5si22981604pgu.108.2017.11.27.11.00.12; Mon, 27 Nov 2017 11:00:24 -0800 (PST) Received-SPF: pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) client-ip=209.132.180.67; Authentication-Results: mx.google.com; spf=pass (google.com: best guess record for domain of linux-kernel-owner@vger.kernel.org designates 209.132.180.67 as permitted sender) smtp.mailfrom=linux-kernel-owner@vger.kernel.org; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=synopsys.com Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S932312AbdK0S7A (ORCPT + 78 others); Mon, 27 Nov 2017 13:59:00 -0500 Received: from smtprelay4.synopsys.com ([198.182.47.9]:34740 "EHLO smtprelay.synopsys.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S932176AbdK0S4X (ORCPT ); Mon, 27 Nov 2017 13:56:23 -0500 Received: from mailhost.synopsys.com (mailhost2.synopsys.com [10.13.184.66]) by smtprelay.synopsys.com (Postfix) with ESMTP id 7161024E0439; Mon, 27 Nov 2017 10:56:23 -0800 (PST) Received: from mailhost.synopsys.com (localhost [127.0.0.1]) by mailhost.synopsys.com (Postfix) with ESMTP id 603615FF; Mon, 27 Nov 2017 10:56:23 -0800 (PST) Received: from localhost.internal.synopsys.com (unknown [10.121.8.106]) by mailhost.synopsys.com (Postfix) with ESMTP id E90935E6; Mon, 27 Nov 2017 10:56:21 -0800 (PST) From: Eugeniy Paltsev To: linux-snps-arc@lists.infradead.org Cc: linux-kernel@vger.kernel.org, Vineet Gupta , Alexey Brodkin , Eugeniy Paltsev Subject: [PATCH 1/4] ARC: [plat-hsdk]: Set initial core pll output frequency Date: Mon, 27 Nov 2017 21:56:08 +0300 Message-Id: <20171127185611.12379-2-Eugeniy.Paltsev@synopsys.com> X-Mailer: git-send-email 2.9.3 In-Reply-To: <20171127185611.12379-1-Eugeniy.Paltsev@synopsys.com> References: <20171127185611.12379-1-Eugeniy.Paltsev@synopsys.com> Sender: linux-kernel-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Set initial core pll output frequency specified in device tree to 1GHz. It will be applied at the core pll driver probing. Signed-off-by: Eugeniy Paltsev --- arch/arc/boot/dts/hsdk.dts | 8 ++++++++ 1 file changed, 8 insertions(+) diff --git a/arch/arc/boot/dts/hsdk.dts b/arch/arc/boot/dts/hsdk.dts index 8f627c2..006aa3d 100644 --- a/arch/arc/boot/dts/hsdk.dts +++ b/arch/arc/boot/dts/hsdk.dts @@ -114,6 +114,14 @@ reg = <0x00 0x10>, <0x14B8 0x4>; #clock-cells = <0>; clocks = <&input_clk>; + + /* + * Set initial core pll output frequency to 1GHz. + * It will be applied at the core pll driver probing + * on early boot. + */ + assigned-clocks = <&core_clk>; + assigned-clock-rates = <1000000000>; }; serial: serial@5000 { -- 2.9.3 From 1586234315046897834@xxx Fri Dec 08 16:35:26 +0000 2017 X-GM-THRID: 1586234315046897834 X-Gmail-Labels: Inbox,Category Forums,HistoricalUnread