Received: by 2002:ab2:6857:0:b0:1ef:ffd0:ce49 with SMTP id l23csp3049351lqp; Mon, 25 Mar 2024 18:44:53 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCXIRf472lyF1kUwR8fDtgzrCwseP04AItEFYs7FaCgroc6ceBTBbY/V/2ZS4M+WmmTkeDyD7CzDGLgsg/SdvM0eJifxgHX1uz+TR4qsBQ== X-Google-Smtp-Source: AGHT+IEIx2gZtLsZMjQfGtmhyQZprd0b90bQsJHjMG5WMlL2SaXLjM7sFIZQASOdITFuwCF8OaAH X-Received: by 2002:a05:651c:205c:b0:2d4:6f90:4b61 with SMTP id t28-20020a05651c205c00b002d46f904b61mr7752277ljo.5.1711417492860; Mon, 25 Mar 2024 18:44:52 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1711417492; cv=pass; d=google.com; s=arc-20160816; b=aUVasJIWL+XlWOPgDjl1vSEjhVPAbzoXW8uLU+Cd9VTMsIXyVl7aak2FLzgqtvjY8A j2bzprqzc5eFj0H9elN4LbJsRN1OYZIq269S1BZoLioxlDVQBHp7PH65KYloZ+rex0Pv hR+dR9VOXbXSmyS3VWpvlprBnYujsP0K7zN0PDm2F8aZpXUahGKwCO3mmgkyt/fGDnEL cgSGTKxpMQjStk5Asli9oCHaWsMebT5QOBgIz5QJWeptWPjvcYjYYZvAQC4OdVI1i8ai x23gCIWdt3/ao4qf90m5S0cRQzr/NMmX0zsfhoUiKaV2eWri9nGL5kSokRPBr5aZEtXO IVeg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=in-reply-to:content-disposition:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:message-id:subject:cc :to:from:date:dkim-signature; bh=s+XgCkq67Mjo8pum1QqVmKgjsVw2OxUsqFns/b9sEW8=; fh=JUcdW9wZIDjj8OQV88V1x+gdm/fEX1jIlvQsHLtkAoA=; b=jfkghXDwdFiurg7w4Y+qvPKdXFE8hcWsFo18ajO4CSbcffbVS65BlxPk6xFfFJ+7oZ Vyp300KhblhnUyHynw4VVt0EC+3SQXi8coNh0mRFc8Bj05nKtRbgK6HatezNAmeDV4wq jOhmQAhUvusSZBhN1VgxPz1EAQktVE6AP2Y3SSHrXzRn0U8yv4WUv1t9bYx241G4Icrw Bx0u5k4/0OdPMepfr3aa+KJi3mif3K2kVyzqCzgAJfioMJDN2/SmkQpwhVRWV9ZovXxz Wz6qKs5iUph7SHpp1EWWydxjOv5jqcoKdnoy8VoXS79Tc7f2UDXXJTh3NpscsJLCOw3B n2Vw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Y9VwvR8R; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-118266-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-118266-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [147.75.80.249]) by mx.google.com with ESMTPS id d5-20020a170906174500b00a4df07254d1si273883eje.156.2024.03.25.18.44.52 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 25 Mar 2024 18:44:52 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-118266-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) client-ip=147.75.80.249; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=Y9VwvR8R; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-118266-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-118266-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 8F2011F3FFD9 for ; Tue, 26 Mar 2024 01:44:52 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id D32D94776E; Tue, 26 Mar 2024 01:44:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="Y9VwvR8R" Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0A0CC20B3E for ; Tue, 26 Mar 2024 01:44:24 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711417465; cv=none; b=s89mCAMyajVFvNfW73DEMoAA0N/TXCrY8j7WKO+Jy/NNhUmgQrRRIagVBvW2ZDyVn1mi1pWwSpXOw2bfe6id+M4cFqaWyukZUIp7jkH9+l8R9asfOyJDwpRHbPd3ze/ZAdXdwqTuckyVDz5UyIZw881WUlLRslx+l5VfGTyveXU= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711417465; c=relaxed/simple; bh=dPEnnVYqv0RrH5yWGdYrbNKb+h+8Rswm3AdN2IaAFZA=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=DnGnWvb1Td4re/ZRArpoalZFaTGc/bmC6iSr+mP+c9mbxHssxV5va/nJfMT2ZbO0uuoEaZJddrnmC7pQJrLmhU/EixmJ8b6+v1nnLCY0zamRttfqFWp4Dr5KwgaKtFS8sKMDSFKdobq6WcbdiQEbPo3/8VrLcNsaGWX3K37ZVUE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=Y9VwvR8R; arc=none smtp.client-ip=10.30.226.201 Received: by smtp.kernel.org (Postfix) with ESMTPSA id 8171DC433C7; Tue, 26 Mar 2024 01:44:22 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1711417464; bh=dPEnnVYqv0RrH5yWGdYrbNKb+h+8Rswm3AdN2IaAFZA=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=Y9VwvR8RHVXIlK2fpcmjdGMbNTIqxoxgZM05EXavjm2QRiVqJAIG+vAxSn5WeL9Cm Rbor2JuNS/Tsnj7cIxxfSubmTRAOHs2sgqL1/c3ROgXkzXehtgk2ZsCYTH6pTPrdj1 I8DKVTVBAob2OI2Ap4CzfOSzroBor3pnCfadYtDndIHpus1VuQFlsGxG5yIn6pdKWY LDlVCLY3cCjo70qGZmCspxfbUfZL3xOHuOpgu60mdjrpAsu75jdRs+devV6peWUEkt eCMMPEIacz5MxI7XdTJm8gBN7/B0cwc3BJFJf7QSukNVjva8UoNqUpBk2gnmj5hef5 4G3FFaDQ4xycw== Date: Tue, 26 Mar 2024 09:31:09 +0800 From: Jisheng Zhang To: Bo Gan Cc: Paul Walmsley , Palmer Dabbelt , Albert Ou , Daniel Lezcano , Thomas Gleixner , linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org Subject: Re: [PATCH 5/5] clocksource/drivers/timer-clint: Add T-Head C9xx clint support Message-ID: References: <20240325164021.3229-1-jszhang@kernel.org> <20240325164021.3229-6-jszhang@kernel.org> <72eac56e-61d4-e42f-cfbd-8bcc35ed7bb6@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=utf-8 Content-Disposition: inline In-Reply-To: On Tue, Mar 26, 2024 at 09:25:09AM +0800, Jisheng Zhang wrote: > On Mon, Mar 25, 2024 at 03:22:11PM -0700, Bo Gan wrote: > > On 3/25/24 9:40 AM, Jisheng Zhang wrote: > > > The mtimecmp in T-Head C9xx clint only supports 32bit read/write, > > > implement such support. > > > > > > Signed-off-by: Jisheng Zhang > > > --- > > > drivers/clocksource/timer-clint.c | 24 ++++++++++++++++++++++++ > > > 1 file changed, 24 insertions(+) > > > > > > diff --git a/drivers/clocksource/timer-clint.c b/drivers/clocksource/timer-clint.c > > > index 4537c77e623c..71188732e8a3 100644 > > > --- a/drivers/clocksource/timer-clint.c > > > +++ b/drivers/clocksource/timer-clint.c > > > @@ -34,6 +34,7 @@ static unsigned int clint_ipi_irq; > > > static u64 __iomem *clint_timer_cmp; > > > static unsigned long clint_timer_freq; > > > static unsigned int clint_timer_irq; > > > +static bool is_c900_clint; > > > #ifdef CONFIG_SMP > > > static void clint_send_ipi(unsigned int cpu) > > > @@ -88,6 +89,19 @@ static int clint_clock_next_event(unsigned long delta, > > > return 0; > > > } > > > +static int c900_clint_clock_next_event(unsigned long delta, > > > + struct clock_event_device *ce) > > > +{ > > > + void __iomem *r = clint_timer_cmp + > > > + cpuid_to_hartid_map(smp_processor_id()); > > > + u64 val = clint_get_cycles64() + delta; > > > + > > > + csr_set(CSR_IE, IE_TIE); > > Perhaps you should do a writel_relaxed(-1, r) here. just like openSBI, because the update > > to mtimecmp is now split into 2 parts. > > https://github.com/riscv-software-src/opensbi/blob/v1.4/lib/utils/timer/aclint_mtimer.c#L54 > > Thanks, I also noticed the mtimecmp update on 32bit platforms doesn't > strictly follow the riscv spec: > > # New comparand is in a1:a0. > li t0, -1 > la t1, mtimecmp > sw t0, 0(t1) # No smaller than old value. > sw a1, 4(t1) # No smaller than new value. > sw a0, 0(t1) # New value. > > So A new bug fix patch will be added in v2. > wait, I found a similar bug in timer-riscv.c, and since these are fixes, I'd like to send fixes as a seperate series. I'm cooking the patches > > > > > > + writel_relaxed(val, r); > > > + writel_relaxed(val >> 32, r + 4); > > > + return 0; > > > +} > > > +> static DEFINE_PER_CPU(struct clock_event_device, clint_clock_event) = { > > > .name = "clint_clockevent", > > > .features = CLOCK_EVT_FEAT_ONESHOT, > > > @@ -99,6 +113,9 @@ static int clint_timer_starting_cpu(unsigned int cpu) > > > { > > > struct clock_event_device *ce = per_cpu_ptr(&clint_clock_event, cpu); > > > + if (is_c900_clint) > > > + ce->set_next_event = c900_clint_clock_next_event; > > > + > > > ce->cpumask = cpumask_of(cpu); > > > clockevents_config_and_register(ce, clint_timer_freq, 100, ULONG_MAX); > > > @@ -233,5 +250,12 @@ static int __init clint_timer_init_dt(struct device_node *np) > > > return rc; > > > } > > > +static int __init c900_clint_timer_init_dt(struct device_node *np) > > > +{ > > > + is_c900_clint = true; > > > + return clint_timer_init_dt(np); > > > +} > > > + > > > TIMER_OF_DECLARE(clint_timer, "riscv,clint0", clint_timer_init_dt); > > > TIMER_OF_DECLARE(clint_timer1, "sifive,clint0", clint_timer_init_dt); > > > +TIMER_OF_DECLARE(clint_timer2, "thead,c900-clint", clint_timer_init_dt); > > > > > Better use a more generic term to describe the fact that mtimecmp doesn't support > > 64-bit mmio, just like what openSBI is currently doing, instead of making it c900 specific: > > This has been mentioned in commit msg, but adding a code comment seems fine. > > > > https://github.com/riscv-software-src/opensbi/blob/v1.4/lib/utils/timer/fdt_timer_mtimer.c#L152 > > > > Then your `is_c900_clint` becomes something like `timecmp_64bit_mmio`. > > > > Bo