Received: by 2002:ab2:6857:0:b0:1ef:ffd0:ce49 with SMTP id l23csp3142633lqp; Tue, 26 Mar 2024 00:00:55 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUFQvw4kG+ezqCbbqJFJy0d/X+RO8ZQE9yKjoKeyz3Ky0M/w3kiMFuEc0/lt4UfQUsAxACFVNMi+ALH5+CDHQCbeBn7Mjzyli8DIKUY2Q== X-Google-Smtp-Source: AGHT+IGzQnuvFsUzLo6Fo/N6y+On2xA6zyHxhKvwDpJEzlY5B1onycU5TxUYrz4dqRH5v6/0JAHx X-Received: by 2002:a05:6359:4ca9:b0:17f:6e17:a3b with SMTP id kk41-20020a0563594ca900b0017f6e170a3bmr2154117rwc.15.1711436454736; Tue, 26 Mar 2024 00:00:54 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1711436454; cv=pass; d=google.com; s=arc-20160816; b=Bf+ArOxHSsiJE8UdlwIEH1Phwos2uD1HdNU+0yk7Kiwz3kU05+tYml7ohVmI/LEvYy ylnl5KlGMn4/VjAsho82wVBEiZ196UA/MtWwYg6R5TVu0RWBDNIawzCI6Ua1+MlKIGAD 7elgqBu0kWK9K9+K26zft3kFnLNnPginME3Kt4vBXZp6JXIa6pE5NTlxZeXb9Eyh+rM3 51U8ZjVr+doWB9A35vhYwOzr8TKW0hpGSL2A7P9cf1Cl2I1elnFhYl+wb5bjIyTXdmIF aS84kAMtP7qSc3w3Xch+euovZwQKplllTuPiI6go5sreu/GyqCDSTI0iq8lxHi+tnr0A IX5g== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:cc:to :from:dkim-signature; bh=Wjm4q99mm66kbQHyVJv5B0De6Li2/0dAR/mCUNvemYs=; fh=Q0nAjr0X17Xo2V8VSf+VhhqkLDwCkNqOtFyOK6QAzVs=; b=SywzcoQg1M/+VfJpFrCDGsiUZmP67B4XXn6agdjLSA5F3dJiCbKp6/fi93Chlwu3yO 83Nb3skKWKkzbMV288HPa+uQgJXq+1/Ltu1Su+mCtTme8THoQAkQp/GCTgWynPTWA1dZ k5lhV/XIXu5fTlyZVJhBN11fDQKq7AGF1/Fj6CNuJQLwk27b7zGXLTrI1yZvvkhmuhGq 0zmQLbNpaKx61RZhfI8DWCFnkJ/UXTffgUOB93H2u0Em0fu1tNOAyC4c+PnoDNabLdYt mukzbnIcE/gaQ+ee/xnecpKjP3nJcstD4pgRx11HJDcQHVkmCtS4kJJxUjfdv2cJmGTg fPkA==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=us3Qmdbn; arc=pass (i=1 spf=pass spfdomain=microchip.com dkim=pass dkdomain=microchip.com dmarc=pass fromdomain=microchip.com); spf=pass (google.com: domain of linux-kernel+bounces-118439-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-118439-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=microchip.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [139.178.88.99]) by mx.google.com with ESMTPS id i2-20020a654842000000b005df58c84bfesi8710673pgs.506.2024.03.26.00.00.54 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 26 Mar 2024 00:00:54 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-118439-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) client-ip=139.178.88.99; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=us3Qmdbn; arc=pass (i=1 spf=pass spfdomain=microchip.com dkim=pass dkdomain=microchip.com dmarc=pass fromdomain=microchip.com); spf=pass (google.com: domain of linux-kernel+bounces-118439-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-118439-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=microchip.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id BD9D42C809F for ; Tue, 26 Mar 2024 07:00:53 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id CB99F12C819; Tue, 26 Mar 2024 07:00:44 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b="us3Qmdbn" Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id CF10B1862F; Tue, 26 Mar 2024 07:00:41 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=68.232.153.233 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711436444; cv=none; b=oBPMgCXwXD8/FS6+VM9Ssc1yM7h/2L79B64vLkOESOpKvqsSVvoo3vtN8UV1PNtzfBnMI9BHmI3Rlko/OhCNI/QMmtZYXD2AmMtaiYPhNxnZlQMeOzIubGzWFfPAqtRKn9KDls70BEgr0JoN6meCSr9BX/lWtPbbLXIjs8fw/Mw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711436444; c=relaxed/simple; bh=9Z4N99ZACNP0VneOPln0Blk/fuX6LJzc+t1dRv0VSHs=; h=From:To:CC:Subject:Date:Message-ID:MIME-Version:Content-Type; b=llxT5yCSGatutBze0OGC4owqvettyMIr/MfskG5z9ilTSjrPYLO1ZV10zHOTEEb66zwIn4YxZVNKEy5yA5n4cICkpKQ4TOBjrA8ZRFdTDZ7cfSk6yQU3QiHXG7yIV5YVSVvb3k3XOp6tqWBxpAKNuD2ahx1HlSkWCPizK5fysZI= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=microchip.com; spf=pass smtp.mailfrom=microchip.com; dkim=pass (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b=us3Qmdbn; arc=none smtp.client-ip=68.232.153.233 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=microchip.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=microchip.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1711436442; x=1742972442; h=from:to:cc:subject:date:message-id:mime-version: content-transfer-encoding; bh=9Z4N99ZACNP0VneOPln0Blk/fuX6LJzc+t1dRv0VSHs=; b=us3QmdbnPcEWVwNML0og+/yU59G0couwQEvbJYpxTelulSIVFT5utWhN GXSMlkbRKY5pF8Jfdvq/WJbbGg3Y6MRMHO5D7/1BojaZaDK4GMrlrAHWV XMuDzeQsZm8TsmVHJjEDYbtOhTo+8mN6HlBWtdmYljPjxk5PCK5iK1HNY Xr3TeZfqcNTxVxuc4tGni8WEnLvOf7rJpd0KJIt5y1r5MipfiqAoFyvaB z6n9xvsOwFdOUQwzSF2oyD0iROZT99Xw9g0oB+X51tMzkjFDTTpSPC5hf IOlmTNTTH8liQJriYsWEKjUvR4V4wd7DzkohUpDMk7UcVUKeV8qyxBRFF Q==; X-CSE-ConnectionGUID: X34EXM5eSSuWFNtqmsXBGA== X-CSE-MsgGUID: cgo15euqQ4GOrX0oPzrK3g== X-IronPort-AV: E=Sophos;i="6.07,155,1708412400"; d="scan'208";a="248996839" X-Amp-Result: SKIPPED(no attachment in message) Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa5.microchip.iphmx.com with ESMTP/TLS/ECDHE-RSA-AES128-GCM-SHA256; 26 Mar 2024 00:00:41 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex02.mchp-main.com (10.10.85.144) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.35; Tue, 26 Mar 2024 00:00:19 -0700 Received: from HYD-DK-UNGSW21.microchip.com (10.10.85.11) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.2507.35 via Frontend Transport; Tue, 26 Mar 2024 00:00:16 -0700 From: Raju Lakkaraju To: CC: , , , , , , , Subject: [PATCH net V2] net: lan743x: Add set RFE read fifo threshold for PCI1x1x chips Date: Tue, 26 Mar 2024 12:28:05 +0530 Message-ID: <20240326065805.686128-1-Raju.Lakkaraju@microchip.com> X-Mailer: git-send-email 2.34.1 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain PCI11x1x Rev B0 devices might drop packets when receiving back to back frames at 2.5G link speed. Change the B0 Rev device's Receive filtering Engine FIFO threshold parameter from its hardware default of 4 to 3 dwords to prevent the problem. Rev C0 and later hardware already defaults to 3 dwords. Fixes: bb4f6bffe33c ("net: lan743x: Add PCI11010 / PCI11414 device IDs") Signed-off-by: Raju Lakkaraju --- Change List: ------------ V1 -> V2: - change the function return type from int to void V0 -> V1: - misc_ctl change from int to unsigned int - Use FIELD_PREP macro instead of logical shift operator - Change 0x3 to macro RFE_RD_FIFO_TH_3_DWORDS drivers/net/ethernet/microchip/lan743x_main.c | 20 +++++++++++++++++++ drivers/net/ethernet/microchip/lan743x_main.h | 4 ++++ 2 files changed, 22 insertions(+) diff --git a/drivers/net/ethernet/microchip/lan743x_main.c b/drivers/net/ethernet/microchip/lan743x_main.c index bd8aa83b47e5..75a988c0bd79 100644 --- a/drivers/net/ethernet/microchip/lan743x_main.c +++ b/drivers/net/ethernet/microchip/lan743x_main.c @@ -25,6 +25,8 @@ #define PCS_POWER_STATE_DOWN 0x6 #define PCS_POWER_STATE_UP 0x4 +#define RFE_RD_FIFO_TH_3_DWORDS 0x3 + static void pci11x1x_strap_get_status(struct lan743x_adapter *adapter) { u32 chip_rev; @@ -3272,6 +3274,21 @@ static void lan743x_full_cleanup(struct lan743x_adapter *adapter) lan743x_pci_cleanup(adapter); } +static void pci11x1x_set_rfe_rd_fifo_threshold(struct lan743x_adapter *adapter) +{ + u16 rev = adapter->csr.id_rev & ID_REV_CHIP_REV_MASK_; + + if (rev == ID_REV_CHIP_REV_PCI11X1X_B0_) { + u32 misc_ctl; + + misc_ctl = lan743x_csr_read(adapter, MISC_CTL_0); + misc_ctl &= ~MISC_CTL_0_RFE_READ_FIFO_MASK_; + misc_ctl |= FIELD_PREP(MISC_CTL_0_RFE_READ_FIFO_MASK_, + RFE_RD_FIFO_TH_3_DWORDS); + lan743x_csr_write(adapter, MISC_CTL_0, misc_ctl); + } +} + static int lan743x_hardware_init(struct lan743x_adapter *adapter, struct pci_dev *pdev) { @@ -3287,6 +3304,7 @@ static int lan743x_hardware_init(struct lan743x_adapter *adapter, pci11x1x_strap_get_status(adapter); spin_lock_init(&adapter->eth_syslock_spinlock); mutex_init(&adapter->sgmii_rw_lock); + pci11x1x_set_rfe_rd_fifo_threshold(adapter); } else { adapter->max_tx_channels = LAN743X_MAX_TX_CHANNELS; adapter->used_tx_channels = LAN743X_USED_TX_CHANNELS; diff --git a/drivers/net/ethernet/microchip/lan743x_main.h b/drivers/net/ethernet/microchip/lan743x_main.h index be79cb0ae5af..645bc048e52e 100644 --- a/drivers/net/ethernet/microchip/lan743x_main.h +++ b/drivers/net/ethernet/microchip/lan743x_main.h @@ -26,6 +26,7 @@ #define ID_REV_CHIP_REV_MASK_ (0x0000FFFF) #define ID_REV_CHIP_REV_A0_ (0x00000000) #define ID_REV_CHIP_REV_B0_ (0x00000010) +#define ID_REV_CHIP_REV_PCI11X1X_B0_ (0x000000B0) #define FPGA_REV (0x04) #define FPGA_REV_GET_MINOR_(fpga_rev) (((fpga_rev) >> 8) & 0x000000FF) @@ -311,6 +312,9 @@ #define SGMII_CTL_LINK_STATUS_SOURCE_ BIT(8) #define SGMII_CTL_SGMII_POWER_DN_ BIT(1) +#define MISC_CTL_0 (0x920) +#define MISC_CTL_0_RFE_READ_FIFO_MASK_ GENMASK(6, 4) + /* Vendor Specific SGMII MMD details */ #define SR_VSMMD_PCS_ID1 0x0004 #define SR_VSMMD_PCS_ID2 0x0005 -- 2.34.1