Received: by 2002:ab2:b82:0:b0:1f3:401:3cfb with SMTP id 2csp684706lqh; Thu, 28 Mar 2024 13:04:39 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVbDmmUPxwAL9tCxZiKc3mKOG+2yNtvJ0auKzYcJ1d6bSulVzT9nsrRvqTmA7XMFH9rzV3P43Wi1Z8MhbhYrtRvNWB6WsB14OIEHi2poA== X-Google-Smtp-Source: AGHT+IEC1JYg5yI3+E4rqKufiBV+d/O3zU6BwyapY9/ghZfTonenLYpbOqmUkLRaSM2OdD78T95r X-Received: by 2002:ac8:5c85:0:b0:42f:20f2:c4cf with SMTP id r5-20020ac85c85000000b0042f20f2c4cfmr441027qta.31.1711656279507; Thu, 28 Mar 2024 13:04:39 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1711656279; cv=pass; d=google.com; s=arc-20160816; b=eG1c2+hhyUXaiqK2q6SoRVzI7CY+dNqCH9lxwIdKv62sfl0JmeFThCxgRtjw9Dq6Sj km9H4InWF0krSGapdJFiyt40b+KTTD+/EGCQnol2lBLwjGcP0iKSbQAgSX+SwiV5mNtA EQxbhaYgxYoyHv//zsn6kdJlG91O7bCyYNDUqLqI57CmjcO8MAZ3obejCN5LYIOy0u6u SVP3BSilNPe1iEzIOjtMKXBeVQ6W7fHdljBSzMBWFHBcSiLdicHlfsW7YTFeqHuYCK+D ppKjYf9ir8uaewmyPvrM1HRjsQM7c8Z27I2OKGvx9t2JiFgKc4oIu764j0bnfE3UexpH MzhA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=mime-version:list-unsubscribe:list-subscribe:list-id:precedence :message-id:date:subject:cc:to:from:dkim-signature; bh=GGtPoMsffWxQ3OSpqW29pRxhJ6osDqzG1TPLsNI8Jsk=; fh=Cmk5VdyNK7ZP4dSldofJm5eE3IRyqWhCNaen4XhkrIo=; b=rH4mdG1oGpScyPZkiR74VNV3FDzL2cAbH2RjDZi4HFPX7aGbIEZymav26YJI6pWxaD v6M431aNntqTH/6C3nKGJFNDxElhNLTyhdB9EH403B0JFDO5dDAYR+S68tIOXMgviyFY BLuX0i5qo85Vj8gRAldCTzamGkktFV4jQfdbnJI7uiALkjef/rnjOBOeBzfP0meoordR jaJpGppIuvM2pJ0e/Vg2GkP9MH/Cw/NsZp6SrzCx/dYoD1F1/TzYKOLeD8YhELqfXubU LxjrCelRvuNp4NOBzg4m3xKxKXfrMQwHCXcIFSRezpk1dfDaKZP7WY9yv/rVw78MTzLX d6YA==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=MQPjxXMa; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-123541-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-123541-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [2604:1380:45d1:ec00::1]) by mx.google.com with ESMTPS id m19-20020a05622a055300b00432b64eb7a3si1735130qtx.603.2024.03.28.13.04.39 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 28 Mar 2024 13:04:39 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-123541-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) client-ip=2604:1380:45d1:ec00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=MQPjxXMa; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-123541-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-123541-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id 2E7741C2754B for ; Thu, 28 Mar 2024 20:04:39 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 5109E139CED; Thu, 28 Mar 2024 20:04:34 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="MQPjxXMa" Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 7F3083BBDC; Thu, 28 Mar 2024 20:04:30 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711656273; cv=none; b=oiPfoiJsYZ2yAdLZ87VFlpTzX51jT1zYjxmMr9W4IqGr+Edh51xJUDaSdfcRKRO6TkLDsVb6o0z80bkRg6UYhc9QImrXgN2TUPTrXTk0d7IUhh3r3CGONck6KCvJKiziRKJ7XutPB38DAKji0/BI2hf+Hju9vc78Kta8YXJ2vwc= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711656273; c=relaxed/simple; bh=hH/E1fvP5u8sATq4d5M1nonTtGikiXl9zK5EVET130Q=; h=From:To:CC:Subject:Date:Message-ID:MIME-Version:Content-Type; b=QNjGapIODS2hLPWn/hs0rWdmUbb2R1DuIh9ghHAVGVtI4NRKqd8Nuhdqao1Or4f6zBAo///ZasfGJftPeI5j0Ik73iNVUgV/rn5LaQToA8mSDVrT9E9qRiRhppZhqGuVghN/XESfz7y72aMdr3EwG/ASIK89GbwBxfDNqeBQu8s= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=MQPjxXMa; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279873.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 42SJw4rH020271; Thu, 28 Mar 2024 20:04:18 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id:mime-version:content-type; s= qcppdkim1; bh=GGtPoMsffWxQ3OSpqW29pRxhJ6osDqzG1TPLsNI8Jsk=; b=MQ PjxXMaYfbYYtLIbg4IU/U+lhm1FxFkP+6zakGnw3BBdPy+oEVZkeF44Vop5OLMHc +sWYslvJG85gZ8dAwblZKTdDRqzQQUPS5Nxj8OU5b1OiM3et2o+tXG2p3jFabb6k 5K7OSg+xcPnlUgyIaXQC5SlfA/h8XixuoL8ZEQxpzMXTtKgELddeUALQ17EwNpN4 u5e1F8fwK7WJRt8MBrG9IB0KijP1/Vvrisv+Da5Z8KiMP0hJiSutWSJ1K//akvu0 jEZGz+O0dr8dAPwsRdOez5uy/twejZY9YYGSTGphO7j53EjHJGUvEWBuD3nKhty/ 4F7UWwSKxkoI8Sj6wrEg== Received: from nalasppmta02.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3x4u20mkr7-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 28 Mar 2024 20:04:17 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA02.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 42SK4GuQ011959 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 28 Mar 2024 20:04:16 GMT Received: from khsieh-linux1.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1118.40; Thu, 28 Mar 2024 13:04:15 -0700 From: Kuogee Hsieh To: , , , , , , , , , , , CC: Kuogee Hsieh , , , , , , , Subject: [PATCH v1] drm/msm/dp: assign correct DP controller ID to interface table Date: Thu, 28 Mar 2024 13:04:05 -0700 Message-ID: <1711656246-3483-1-git-send-email-quic_khsieh@quicinc.com> X-Mailer: git-send-email 2.7.4 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: ZlYyvIsrHhnzCwc2ipRqFB1JLDDC-IOi X-Proofpoint-GUID: ZlYyvIsrHhnzCwc2ipRqFB1JLDDC-IOi X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-03-28_17,2024-03-28_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 adultscore=0 lowpriorityscore=0 spamscore=0 bulkscore=0 priorityscore=1501 phishscore=0 malwarescore=0 mlxscore=0 mlxlogscore=999 suspectscore=0 clxscore=1011 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2403210001 definitions=main-2403280141 At current x1e80100 interface table, interface #3 is wrongly connected to DP controller #0 and interface #4 wrongly connected to DP controller #2. Fix this problem by connect Interface #3 to DP controller #0 and interface #4 connect to DP controller #1. Also add interface #6, #7 and #8 connections to DP controller to complete x1e80100 interface table. Signed-off-by: Kuogee Hsieh --- .../drm/msm/disp/dpu1/catalog/dpu_9_2_x1e80100.h | 34 ++++++++++++++++++++-- 1 file changed, 31 insertions(+), 3 deletions(-) diff --git a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_9_2_x1e80100.h b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_9_2_x1e80100.h index 9a9f709..a3e60ac 100644 --- a/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_9_2_x1e80100.h +++ b/drivers/gpu/drm/msm/disp/dpu1/catalog/dpu_9_2_x1e80100.h @@ -324,6 +324,7 @@ static const struct dpu_wb_cfg x1e80100_wb[] = { }, }; +/* TODO: INTF 3, 8 and 7 are used for MST, marked as INTF_NONE for now */ static const struct dpu_intf_cfg x1e80100_intf[] = { { .name = "intf_0", .id = INTF_0, @@ -358,8 +359,8 @@ static const struct dpu_intf_cfg x1e80100_intf[] = { .name = "intf_3", .id = INTF_3, .base = 0x37000, .len = 0x280, .features = INTF_SC7280_MASK, - .type = INTF_DP, - .controller_id = MSM_DP_CONTROLLER_1, + .type = INTF_NONE, + .controller_id = MSM_DP_CONTROLLER_0, /* pair with intf_0 for DP MST */ .prog_fetch_lines_worst_case = 24, .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 30), .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 31), @@ -368,7 +369,7 @@ static const struct dpu_intf_cfg x1e80100_intf[] = { .base = 0x38000, .len = 0x280, .features = INTF_SC7280_MASK, .type = INTF_DP, - .controller_id = MSM_DP_CONTROLLER_2, + .controller_id = MSM_DP_CONTROLLER_1, .prog_fetch_lines_worst_case = 24, .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 20), .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 21), @@ -381,6 +382,33 @@ static const struct dpu_intf_cfg x1e80100_intf[] = { .prog_fetch_lines_worst_case = 24, .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 22), .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 23), + }, { + .name = "intf_6", .id = INTF_6, + .base = 0x3A000, .len = 0x280, + .features = INTF_SC7280_MASK, + .type = INTF_DP, + .controller_id = MSM_DP_CONTROLLER_2, + .prog_fetch_lines_worst_case = 24, + .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 17), + .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 16), + }, { + .name = "intf_7", .id = INTF_7, + .base = 0x3b000, .len = 0x280, + .features = INTF_SC7280_MASK, + .type = INTF_NONE, + .controller_id = MSM_DP_CONTROLLER_2, /* pair with intf_6 for DP MST */ + .prog_fetch_lines_worst_case = 24, + .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 18), + .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 19), + }, { + .name = "intf_8", .id = INTF_8, + .base = 0x3c000, .len = 0x280, + .features = INTF_SC7280_MASK, + .type = INTF_NONE, + .controller_id = MSM_DP_CONTROLLER_1, /* pair with intf_4 for DP MST */ + .prog_fetch_lines_worst_case = 24, + .intr_underrun = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 12), + .intr_vsync = DPU_IRQ_IDX(MDP_SSPP_TOP0_INTR, 13), }, }; -- 2.7.4