Received: by 2002:ab2:b82:0:b0:1f3:401:3cfb with SMTP id 2csp894558lqh; Thu, 28 Mar 2024 23:22:47 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUwQ/Zd68BN1AAOib7aGBjVxr7Bo3Sz1Hbt4caO4ijkkXPvVjVRhD18gLjlQ6ZjDeg9bfvmQZoaXBBLgk2gZ5dCpWo+T9FrnaNZLrJbzA== X-Google-Smtp-Source: AGHT+IFQQCwhKayS+YKRe0UPmaYcwa9jemcvF+aIkS39bM0JunlNFXvcp3MAxtggax9NovG1aiHj X-Received: by 2002:a05:6a00:2d15:b0:6ea:ad01:357c with SMTP id fa21-20020a056a002d1500b006eaad01357cmr1419606pfb.22.1711693367234; Thu, 28 Mar 2024 23:22:47 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1711693367; cv=pass; d=google.com; s=arc-20160816; b=rnnW23t7FXJX5Ue7FoV1CnoUEMkIO/IQmeDZl0Tg1ICPqLFyFo3L37MavtDGaRqQLf mCBMUecR4G0ZQG4+hH0+dRY3pmZjETVck5oCkCYDRI8zAroNisQaJRgKUVqBkTfn3hy0 CY+/mc9ExqYIdebi9hARAfviVQmTYzZWcYEglwz5u47d/BR/H7b5pg1kAgo8tmHQ/zXN 0SdOYYSrPlkfqnnflpbYgfR5KUXejX9SEdqzBS67JWOTKeWfg6d67+swieSQQsOgQzVn IlhgKYE76RRkrhMrjiISTVwYR/KyXVZJ25NPKmpon/EvsE/dWZWZxgs1YnP4wvtmk3am yh/A== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=JkJXNBJTmby2h3ZHeW5LvDqnR7RXSun3VQ0kpcOw0aw=; fh=c3AtN9aN+AqgiEBspNI7vXp/V1ShgGBp/c1bl4rdFcc=; b=UyNuYHnGwebDxHCL31dgdY9PzVC2auyPqc8+a8czcYroWezPzG7e+fZLckW8IHMpKF fV4M3ckakaF1HnLlGZ6P74amlrjylPVRkh325Ad3TjLPTYi3b95UVrO9WofUAnpMsQZm pZMl/qqiTswtuWxEuTbxwyd0vZ2+TJZhfq1UCw28hof9JxFHpMPPR3sihYCQFx/hh3Sn UEir96Ej4UUZ6TItqf3hhgNAW9g6isZm6cvFj5sxConDfLbxsPkPTon/J8NsC9dF1Etz T/tz57I17CW44WZL8/IzWEixW73/3xC9t2rvKUjTRZlBqRyQBy+mqElIbJDvs1vFMscl Mqwg==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@gmail.com header.s=20230601 header.b=SHNQImXl; arc=pass (i=1 spf=pass spfdomain=gmail.com dkim=pass dkdomain=gmail.com dmarc=pass fromdomain=gmail.com); spf=pass (google.com: domain of linux-kernel+bounces-124193-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-124193-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [2604:1380:40f1:3f00::1]) by mx.google.com with ESMTPS id x35-20020a056a000be300b006ea8b8a8946si2956468pfu.139.2024.03.28.23.22.46 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 28 Mar 2024 23:22:47 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-124193-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) client-ip=2604:1380:40f1:3f00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20230601 header.b=SHNQImXl; arc=pass (i=1 spf=pass spfdomain=gmail.com dkim=pass dkdomain=gmail.com dmarc=pass fromdomain=gmail.com); spf=pass (google.com: domain of linux-kernel+bounces-124193-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-124193-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id EB37CB23691 for ; Fri, 29 Mar 2024 06:21:41 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 428FB3EA64; Fri, 29 Mar 2024 06:21:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="SHNQImXl" Received: from mail-oa1-f48.google.com (mail-oa1-f48.google.com [209.85.160.48]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A27F73FB8F; Fri, 29 Mar 2024 06:21:29 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.160.48 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711693291; cv=none; b=UCoSc2Qdr2FzMNA6/dd8L6v+V5GyKcLD3knuBtYKK1hhbgvG/rwcsquz76FbIxwT8eKklhPneM7E+4vwb1FawIsxZO45BThWM8asEkFLSn4UbzsIR2nPSCmPIVIh9gTTqFXcbt5qmYFR+xf1/NYVuntbaT7mZac58hSEqbLndwY= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711693291; c=relaxed/simple; bh=p1DMI/r2cpeir1sctnhIdWVZSjEW/EJombAHWt9fUP8=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=dzbyIVwPz6j4ojkzrarLx1VZqTC+VvqrviqOc8fjEflsHHg6CQw945f9vKTCy4oDoqOZVz9YGhH+as3/tM68ZZpKK+4vrQplbLadbcgiczvPI8WR7tzANy4WWHa7YXfB0OFQPwRmm0HjFQzcUrWmEb6ZyQGAAqilLrpwNK5UxDI= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=SHNQImXl; arc=none smtp.client-ip=209.85.160.48 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-oa1-f48.google.com with SMTP id 586e51a60fabf-22a353217c3so890251fac.1; Thu, 28 Mar 2024 23:21:29 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1711693289; x=1712298089; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=JkJXNBJTmby2h3ZHeW5LvDqnR7RXSun3VQ0kpcOw0aw=; b=SHNQImXlv0VCgLwUC4XT4z6a5OVIW/IoL9uLyBcgy6M7yz3i1uyJirXuprpLvZlX2T AYb62g6shfxyLMtaq8UzUCUyGu5FwU593LJ3JhOMCcNzrRdjtmakpMUEA914FE3DPSu4 nWZ2ntTpFua+MijD1MoHE04gUBccgOQ2Aj08GzzLa/H6mMEJXIZDsQ396EoUvIHmh200 NcM2RTDrEeOagliN8x8nPg8trJMEM0xm0Sfsi673mP8AOPtVeKQUAax8rI5tkoCQvRd5 fJDFoFA4dH8SwVMQQiqknlWCP1uYFt5wk/TjC1PDD5ori2f19Mh1Ev1Vc22n4b8YYQL1 S6JQ== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1711693289; x=1712298089; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=JkJXNBJTmby2h3ZHeW5LvDqnR7RXSun3VQ0kpcOw0aw=; b=Q5QgLpRiDCLlD4T7wZqTaKpfnGF/Yfc+OBgd1oRuFE457+se3Hki94tyYwVdClWsXu TYZxSLU2/Hq2tMGxm4MY6XsFdrDn35DEi5LGQ5ahY7xuDWN1VnfC8ASLW2JmIPKRdt8d xB8iz7uW4Ru7NwQKusrH4lhXqQmlEyIRJzGTGy6bIkxExNG0X46l3jRxagGS42PxK7xZ Pfa1cQTEb2QWVJkz0d3GFelzUR6T+KP66ba5p2fPQv7Wy7/TIVMBp1hpynfmTjXG8rrv OR+tRwuWvQiSvnuPltLcSFaK98vGqpY7EXuTOL/H6l2y52+8zeqk4/2UUgFHpbnM1NFv ftgg== X-Forwarded-Encrypted: i=1; AJvYcCViUdlDnLqa6WhkgI8N17feWVNS6+gYS0jaUSBpch3rHts5AeA1o3p6b9s65ZOyy/GegJrSTDsARj7BxhmMa+gD7E1JcCS9+hgjKeX1NDEnRwu+sgZn0JWiYK+P2B86yp8hIUafEPyT61A8c5mBcLmEEAcFSmkDYcewHMIm9r9b/1uy8w== X-Gm-Message-State: AOJu0YyURaWABDRQBGbroJl9H5ArPzJLNaWE5Igu7vBxoWmZqoNoHOCF 7hH33Ow3EV04PEeiZwn+JPp2rtjK+OdQ745wVqlG8sst8jdI/wtAlpXUaloHk+I= X-Received: by 2002:a05:6870:1596:b0:229:f73c:1db7 with SMTP id j22-20020a056870159600b00229f73c1db7mr1428567oab.31.1711693288631; Thu, 28 Mar 2024 23:21:28 -0700 (PDT) Received: from localhost.localdomain ([122.8.183.87]) by smtp.gmail.com with ESMTPSA id lh11-20020a0568700b0b00b0022a2363cd4dsm802991oab.5.2024.03.28.23.21.27 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 28 Mar 2024 23:21:28 -0700 (PDT) From: Chen Wang To: aou@eecs.berkeley.edu, chao.wei@sophgo.com, conor@kernel.org, krzysztof.kozlowski+dt@linaro.org, mturquette@baylibre.com, palmer@dabbelt.com, paul.walmsley@sifive.com, richardcochran@gmail.com, robh+dt@kernel.org, sboyd@kernel.org, devicetree@vger.kernel.org, linux-clk@vger.kernel.org, linux-kernel@vger.kernel.org, linux-riscv@lists.infradead.org, haijiao.liu@sophgo.com, xiaoguang.xing@sophgo.com, guoren@kernel.org, jszhang@kernel.org, inochiama@outlook.com, samuel.holland@sifive.com Cc: Chen Wang , Rob Herring Subject: [PATCH v13 3/5] dt-bindings: clock: sophgo: add clkgen for SG2042 Date: Fri, 29 Mar 2024 14:21:21 +0800 Message-Id: X-Mailer: git-send-email 2.34.1 In-Reply-To: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit From: Chen Wang Add bindings for the clock generator of divider/mux and gates working for other subsystem than RP subsystem for Sophgo SG2042. Signed-off-by: Chen Wang Reviewed-by: Rob Herring --- .../bindings/clock/sophgo,sg2042-clkgen.yaml | 49 ++++++++ .../dt-bindings/clock/sophgo,sg2042-clkgen.h | 111 ++++++++++++++++++ 2 files changed, 160 insertions(+) create mode 100644 Documentation/devicetree/bindings/clock/sophgo,sg2042-clkgen.yaml create mode 100644 include/dt-bindings/clock/sophgo,sg2042-clkgen.h diff --git a/Documentation/devicetree/bindings/clock/sophgo,sg2042-clkgen.yaml b/Documentation/devicetree/bindings/clock/sophgo,sg2042-clkgen.yaml new file mode 100644 index 000000000000..e31dece67215 --- /dev/null +++ b/Documentation/devicetree/bindings/clock/sophgo,sg2042-clkgen.yaml @@ -0,0 +1,49 @@ +# SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/clock/sophgo,sg2042-clkgen.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Sophgo SG2042 Clock Generator for divider/mux/gate + +maintainers: + - Chen Wang + +properties: + compatible: + const: sophgo,sg2042-clkgen + + reg: + maxItems: 1 + + clocks: + items: + - description: Main PLL + - description: Fixed PLL + - description: DDR PLL 0 + - description: DDR PLL 1 + + '#clock-cells': + const: 1 + description: + See for valid indices. + +required: + - compatible + - reg + - clocks + - '#clock-cells' + +additionalProperties: false + +examples: + - | + clock-controller@30012000 { + compatible = "sophgo,sg2042-clkgen"; + reg = <0x30012000 0x1000>; + clocks = <&pllclk 0>, + <&pllclk 1>, + <&pllclk 2>, + <&pllclk 3>; + #clock-cells = <1>; + }; diff --git a/include/dt-bindings/clock/sophgo,sg2042-clkgen.h b/include/dt-bindings/clock/sophgo,sg2042-clkgen.h new file mode 100644 index 000000000000..84f7857317a2 --- /dev/null +++ b/include/dt-bindings/clock/sophgo,sg2042-clkgen.h @@ -0,0 +1,111 @@ +/* SPDX-License-Identifier: GPL-2.0 OR BSD-2-Clause */ +/* + * Copyright (C) 2023 Sophgo Technology Inc. All rights reserved. + */ + +#ifndef __DT_BINDINGS_SOPHGO_SG2042_CLKGEN_H__ +#define __DT_BINDINGS_SOPHGO_SG2042_CLKGEN_H__ + +#define DIV_CLK_MPLL_RP_CPU_NORMAL_0 0 +#define DIV_CLK_MPLL_AXI_DDR_0 1 +#define DIV_CLK_FPLL_DDR01_1 2 +#define DIV_CLK_FPLL_DDR23_1 3 +#define DIV_CLK_FPLL_RP_CPU_NORMAL_1 4 +#define DIV_CLK_FPLL_50M_A53 5 +#define DIV_CLK_FPLL_TOP_RP_CMN_DIV2 6 +#define DIV_CLK_FPLL_UART_500M 7 +#define DIV_CLK_FPLL_AHB_LPC 8 +#define DIV_CLK_FPLL_EFUSE 9 +#define DIV_CLK_FPLL_TX_ETH0 10 +#define DIV_CLK_FPLL_PTP_REF_I_ETH0 11 +#define DIV_CLK_FPLL_REF_ETH0 12 +#define DIV_CLK_FPLL_EMMC 13 +#define DIV_CLK_FPLL_SD 14 +#define DIV_CLK_FPLL_TOP_AXI0 15 +#define DIV_CLK_FPLL_TOP_AXI_HSPERI 16 +#define DIV_CLK_FPLL_AXI_DDR_1 17 +#define DIV_CLK_FPLL_DIV_TIMER1 18 +#define DIV_CLK_FPLL_DIV_TIMER2 19 +#define DIV_CLK_FPLL_DIV_TIMER3 20 +#define DIV_CLK_FPLL_DIV_TIMER4 21 +#define DIV_CLK_FPLL_DIV_TIMER5 22 +#define DIV_CLK_FPLL_DIV_TIMER6 23 +#define DIV_CLK_FPLL_DIV_TIMER7 24 +#define DIV_CLK_FPLL_DIV_TIMER8 25 +#define DIV_CLK_FPLL_100K_EMMC 26 +#define DIV_CLK_FPLL_100K_SD 27 +#define DIV_CLK_FPLL_GPIO_DB 28 +#define DIV_CLK_DPLL0_DDR01_0 29 +#define DIV_CLK_DPLL1_DDR23_0 30 + +#define GATE_CLK_RP_CPU_NORMAL_DIV0 31 +#define GATE_CLK_AXI_DDR_DIV0 32 + +#define GATE_CLK_RP_CPU_NORMAL_DIV1 33 +#define GATE_CLK_A53_50M 34 +#define GATE_CLK_TOP_RP_CMN_DIV2 35 +#define GATE_CLK_HSDMA 36 +#define GATE_CLK_EMMC_100M 37 +#define GATE_CLK_SD_100M 38 +#define GATE_CLK_TX_ETH0 39 +#define GATE_CLK_PTP_REF_I_ETH0 40 +#define GATE_CLK_REF_ETH0 41 +#define GATE_CLK_UART_500M 42 +#define GATE_CLK_EFUSE 43 + +#define GATE_CLK_AHB_LPC 44 +#define GATE_CLK_AHB_ROM 45 +#define GATE_CLK_AHB_SF 46 + +#define GATE_CLK_APB_UART 47 +#define GATE_CLK_APB_TIMER 48 +#define GATE_CLK_APB_EFUSE 49 +#define GATE_CLK_APB_GPIO 50 +#define GATE_CLK_APB_GPIO_INTR 51 +#define GATE_CLK_APB_SPI 52 +#define GATE_CLK_APB_I2C 53 +#define GATE_CLK_APB_WDT 54 +#define GATE_CLK_APB_PWM 55 +#define GATE_CLK_APB_RTC 56 + +#define GATE_CLK_AXI_PCIE0 57 +#define GATE_CLK_AXI_PCIE1 58 +#define GATE_CLK_SYSDMA_AXI 59 +#define GATE_CLK_AXI_DBG_I2C 60 +#define GATE_CLK_AXI_SRAM 61 +#define GATE_CLK_AXI_ETH0 62 +#define GATE_CLK_AXI_EMMC 63 +#define GATE_CLK_AXI_SD 64 +#define GATE_CLK_TOP_AXI0 65 +#define GATE_CLK_TOP_AXI_HSPERI 66 + +#define GATE_CLK_TIMER1 67 +#define GATE_CLK_TIMER2 68 +#define GATE_CLK_TIMER3 69 +#define GATE_CLK_TIMER4 70 +#define GATE_CLK_TIMER5 71 +#define GATE_CLK_TIMER6 72 +#define GATE_CLK_TIMER7 73 +#define GATE_CLK_TIMER8 74 +#define GATE_CLK_100K_EMMC 75 +#define GATE_CLK_100K_SD 76 +#define GATE_CLK_GPIO_DB 77 + +#define GATE_CLK_AXI_DDR_DIV1 78 +#define GATE_CLK_DDR01_DIV1 79 +#define GATE_CLK_DDR23_DIV1 80 + +#define GATE_CLK_DDR01_DIV0 81 +#define GATE_CLK_DDR23_DIV0 82 + +#define GATE_CLK_DDR01 83 +#define GATE_CLK_DDR23 84 +#define GATE_CLK_RP_CPU_NORMAL 85 +#define GATE_CLK_AXI_DDR 86 + +#define MUX_CLK_DDR01 87 +#define MUX_CLK_DDR23 88 +#define MUX_CLK_RP_CPU_NORMAL 89 +#define MUX_CLK_AXI_DDR 90 + +#endif /* __DT_BINDINGS_SOPHGO_SG2042_CLKGEN_H__ */ -- 2.25.1