Received: by 2002:ab2:1149:0:b0:1f3:1f8c:d0c6 with SMTP id z9csp60958lqz; Fri, 29 Mar 2024 08:32:36 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCXLWXMq8gJfl22l5QooRRhRM+PGogGarCT55iFhn+aXHgv/axdJQc3mN2ow79xe8mksFEvPZvQ+ZQ3w5oPzqQua+rv9syRjmMH122RmMw== X-Google-Smtp-Source: AGHT+IEQ6yd8fkHA8W17ndTRIqQ9qVKUhhjAs3dKJnItKtzCcaxx9/TMfAgI45+Xd0AVB7UkPI3Q X-Received: by 2002:a17:906:db04:b0:a4e:2b9e:5b73 with SMTP id xj4-20020a170906db0400b00a4e2b9e5b73mr1831059ejb.49.1711726356561; Fri, 29 Mar 2024 08:32:36 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1711726356; cv=pass; d=google.com; s=arc-20160816; b=HQKTTBv4YsQkI89ox/x/RkHacVHhSyZi+HkL2Yfm3J2filIbye9r9t5oSGg8p73KM1 AUQ4fTwAMmVY5ly6DUitX/X0LQjq5BAhl1+3Hu89fkcn72/wgJpveJfuXpu1rwZTUCOG M2YrdQHB6GJUO9QQUWbh3o9JwkIHT2fcg3pUIHNuwiJpHbCdrqDIwHZ5g8vYmP3hJahC OLNRcQ5dz6e32RlfX3gz8dX6gBlEK37ibw0LUxrbBP4C8bSgIOX7ynwYAvw7OcV7N5TH lsoLZWVLmXtnW0l2qgRNHEeLamPQ8SClp/QLB+VwcZZp4ojPZn37pheMojPISxpq79je xw3g== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-unsubscribe:list-subscribe:list-id:precedence:references :in-reply-to:message-id:date:subject:cc:to:from:dkim-signature; bh=3z7tTu3vHsIre5hBJss/48GAtbHvOmc4TtZZL0fZtEU=; fh=UZUWnNM8i4LGb1gyVmaOdwzW5DvASa0kp4C3eupXYKs=; b=YA7rsIVnUzv1svCfhDZ9CjX9gfurfwJDcpcWcVjMbDnEHECPrATIx52cjsf++vnpjO MRE+ddr7WbQKyy0Qf8iauSmN9GcJdDjTvYFDrrmTz1zFICaP5U9wtVY89G+eeJZwiAtd a4UcNroQ5rWY4ur2xxSCLIcBfGZ/MkR4Se6Oe6D9b2nRvWjUnKH5ZruHx+0wktyCkxPt 2wEpqGXza4QwH5slmPkCmYzMordGsKLXLVMwbaXZR6IJxQY3YmXdWizvxku2qIAudrEj ZTCjKA3HD+e2xL0pIwryjpyg5ni/0Z7Q/ktkbssM/7I84lWYzGdnEZ95RlV4Knxv01qt c+Nw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=DCJXh75J; arc=pass (i=1 spf=pass spfdomain=qualcomm.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-125127-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-125127-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [2604:1380:4601:e00::3]) by mx.google.com with ESMTPS id c5-20020a170906528500b00a469ae2a011si1831831ejm.761.2024.03.29.08.32.36 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 29 Mar 2024 08:32:36 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-125127-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) client-ip=2604:1380:4601:e00::3; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=DCJXh75J; arc=pass (i=1 spf=pass spfdomain=qualcomm.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-125127-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-125127-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 80A191F2DC09 for ; Fri, 29 Mar 2024 15:26:29 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id CE74F1386DF; Fri, 29 Mar 2024 15:22:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="DCJXh75J" Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 55610136E2D; Fri, 29 Mar 2024 15:22:22 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711725744; cv=none; b=mRMLmz6/V3PiCrBPr6OTqqJj+vdQAzg/jzw34JFiuIXX2k5yq/ePsmaGZ1V++8H7wA08ciaboXZLvRb7wT2xGhvBbPE4YpXEAKgFux/8N/OL/Tz5UTKo+3niz8vxIoCqq/Ppy3nPpc59cxoTZoNR6uvcjHK6noHrtR0Iroam+/c= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1711725744; c=relaxed/simple; bh=nUeLNnDpGTQ8y7SaH6xF7dPGjlruKEbLRTeFsoqCrto=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References; b=taJfVCNtHZHkj/b0qMcpt3v7ya0Qeu/0hMhjkLbOfgzZwNImzoq4o/JwBYvctBIS5bxl0tNSNfBgv0q7RDva9AWUsjQ2o9JQBcXXzKiPSzL3vgEGFYMTzABr+2NFlVkGVz1oHsCt8pthwbsB1D2bwU4eyILgrufUlKMJdzwlE50= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=qualcomm.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=DCJXh75J; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=qualcomm.com Received: from pps.filterd (m0279871.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 42TEMgsL026502; Fri, 29 Mar 2024 15:22:10 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id:in-reply-to:references; s= qcppdkim1; bh=3z7tTu3vHsIre5hBJss/48GAtbHvOmc4TtZZL0fZtEU=; b=DC JXh75JXcvZOBit2AEF/ex3yiMQHGqN+aYIvRZUYQpNQLIWWSflcdH9LV4hgXhEyP IYIbnXloesaZflx7ODCpq7RWuV5ii/jkibYOTlFBlzBN+PQbB4S0kL+p6dpQCXs0 JRutp5q8mLfbciskaj64xXIPzuk2rKWmpbqWsc60S5Rz+rJ0e4g4D5r7F//W4N8t lsQ/w2PvKK925eBlgJmZ0QzhrDkQx1mTjSV5aNVtvFW7um7drorCKCpAfifnfd1u hKQBH9rHMqco6Ng5oQuV+wRK90d3sSUpjAhCn61srIcmedXD/8kWHhMVd5cTabsq fzFawDZ/51RvS4ou0ilA== Received: from apblrppmta01.qualcomm.com (blr-bdr-fw-01_GlobalNAT_AllZones-Outside.qualcomm.com [103.229.18.19]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3x5ybmr42b-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Fri, 29 Mar 2024 15:22:09 +0000 (GMT) Received: from pps.filterd (APBLRPPMTA01.qualcomm.com [127.0.0.1]) by APBLRPPMTA01.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTP id 42TFM6vX008936; Fri, 29 Mar 2024 15:22:06 GMT Received: from pps.reinject (localhost [127.0.0.1]) by APBLRPPMTA01.qualcomm.com (PPS) with ESMTPS id 3x1r5mk6j3-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NO); Fri, 29 Mar 2024 15:22:06 +0000 Received: from APBLRPPMTA01.qualcomm.com (APBLRPPMTA01.qualcomm.com [127.0.0.1]) by pps.reinject (8.17.1.5/8.17.1.5) with ESMTP id 42TFM6ba008922; Fri, 29 Mar 2024 15:22:06 GMT Received: from hu-sgudaval-hyd.qualcomm.com (hu-msarkar-hyd.qualcomm.com [10.213.111.194]) by APBLRPPMTA01.qualcomm.com (PPS) with ESMTP id 42TFM5fI008905; Fri, 29 Mar 2024 15:22:06 +0000 Received: by hu-sgudaval-hyd.qualcomm.com (Postfix, from userid 3891782) id 7BE853C2F; Fri, 29 Mar 2024 20:52:03 +0530 (+0530) From: Mrinmay Sarkar To: andersson@kernel.org, krzysztof.kozlowski+dt@linaro.org, conor+dt@kernel.org, konrad.dybcio@linaro.org, manivannan.sadhasivam@linaro.org Cc: quic_shazhuss@quicinc.com, quic_nitegupt@quicinc.com, quic_ramkri@quicinc.com, quic_nayiluri@quicinc.com, quic_krichai@quicinc.com, quic_vbadigan@quicinc.com, quic_schintav@quicinc.com, Mrinmay Sarkar , Bjorn Helgaas , Lorenzo Pieralisi , =?UTF-8?q?Krzysztof=20Wilczy=C5=84ski?= , Rob Herring , linux-pci@vger.kernel.org, linux-arm-msm@vger.kernel.org, devicetree@vger.kernel.org, linux-kernel@vger.kernel.org Subject: [PATCH v10 1/3] dt-bindings: PCI: qcom-ep: Add support for SA8775P SoC Date: Fri, 29 Mar 2024 20:51:55 +0530 Message-Id: <1711725718-6362-2-git-send-email-quic_msarkar@quicinc.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1711725718-6362-1-git-send-email-quic_msarkar@quicinc.com> References: <1711725718-6362-1-git-send-email-quic_msarkar@quicinc.com> X-QCInternal: smtphost X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: _KX9zdpWIMbofC4F5I7td-chCAokxXcI X-Proofpoint-GUID: _KX9zdpWIMbofC4F5I7td-chCAokxXcI X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-03-29_13,2024-03-28_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 clxscore=1015 impostorscore=0 lowpriorityscore=0 malwarescore=0 bulkscore=0 phishscore=0 mlxlogscore=999 suspectscore=0 adultscore=0 priorityscore=1501 mlxscore=0 spamscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2403210001 definitions=main-2403290135 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: Add devicetree bindings support for SA8775P SoC. It has DMA register space and dma interrupt to support HDMA. Signed-off-by: Mrinmay Sarkar Acked-by: Manivannan Sadhasivam Reviewed-by: Krzysztof Kozlowski --- .../devicetree/bindings/pci/qcom,pcie-ep.yaml | 64 +++++++++++++++++++++- 1 file changed, 62 insertions(+), 2 deletions(-) diff --git a/Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml b/Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml index a223ce0..46802f7 100644 --- a/Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml +++ b/Documentation/devicetree/bindings/pci/qcom,pcie-ep.yaml @@ -13,6 +13,7 @@ properties: compatible: oneOf: - enum: + - qcom,sa8775p-pcie-ep - qcom,sdx55-pcie-ep - qcom,sm8450-pcie-ep - items: @@ -20,6 +21,7 @@ properties: - const: qcom,sdx55-pcie-ep reg: + minItems: 6 items: - description: Qualcomm-specific PARF configuration registers - description: DesignWare PCIe registers @@ -27,8 +29,10 @@ properties: - description: Address Translation Unit (ATU) registers - description: Memory region used to map remote RC address space - description: BAR memory region + - description: DMA register space reg-names: + minItems: 6 items: - const: parf - const: dbi @@ -36,13 +40,14 @@ properties: - const: atu - const: addr_space - const: mmio + - const: dma clocks: - minItems: 7 + minItems: 5 maxItems: 8 clock-names: - minItems: 7 + minItems: 5 maxItems: 8 qcom,perst-regs: @@ -57,14 +62,18 @@ properties: - description: Perst separation enable offset interrupts: + minItems: 2 items: - description: PCIe Global interrupt - description: PCIe Doorbell interrupt + - description: DMA interrupt interrupt-names: + minItems: 2 items: - const: global - const: doorbell + - const: dma reset-gpios: description: GPIO used as PERST# input signal @@ -125,6 +134,10 @@ allOf: - qcom,sdx55-pcie-ep then: properties: + reg: + maxItems: 6 + reg-names: + maxItems: 6 clocks: items: - description: PCIe Auxiliary clock @@ -143,6 +156,10 @@ allOf: - const: slave_q2a - const: sleep - const: ref + interrupts: + maxItems: 2 + interrupt-names: + maxItems: 2 - if: properties: @@ -152,6 +169,10 @@ allOf: - qcom,sm8450-pcie-ep then: properties: + reg: + maxItems: 6 + reg-names: + maxItems: 6 clocks: items: - description: PCIe Auxiliary clock @@ -172,6 +193,45 @@ allOf: - const: ref - const: ddrss_sf_tbu - const: aggre_noc_axi + interrupts: + maxItems: 2 + interrupt-names: + maxItems: 2 + + - if: + properties: + compatible: + contains: + enum: + - qcom,sa8775p-pcie-ep + then: + properties: + reg: + minItems: 7 + maxItems: 7 + reg-names: + minItems: 7 + maxItems: 7 + clocks: + items: + - description: PCIe Auxiliary clock + - description: PCIe CFG AHB clock + - description: PCIe Master AXI clock + - description: PCIe Slave AXI clock + - description: PCIe Slave Q2A AXI clock + clock-names: + items: + - const: aux + - const: cfg + - const: bus_master + - const: bus_slave + - const: slave_q2a + interrupts: + minItems: 3 + maxItems: 3 + interrupt-names: + minItems: 3 + maxItems: 3 unevaluatedProperties: false -- 2.7.4