Received: by 2002:ab2:1149:0:b0:1f3:1f8c:d0c6 with SMTP id z9csp1980183lqz; Tue, 2 Apr 2024 03:52:58 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUZlLw4/pE0FmGkNT826B/eFXh/LJ+Qh/dmP2HaYdJkXckDIdI951IaMN/ovFPn0wxxx5IUmZ1SH98JzenIyjM/NW/V0x7JijB7g/KNZQ== X-Google-Smtp-Source: AGHT+IE7TGdXEnRqRdemXftZDSvdqvlIRQB9utCG8JJJYhMPI0k2RSf8yolXVpTN1xNr/bl8sTpN X-Received: by 2002:a05:620a:318c:b0:78b:ea10:ae7 with SMTP id bi12-20020a05620a318c00b0078bea100ae7mr5678856qkb.34.1712055178478; Tue, 02 Apr 2024 03:52:58 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1712055178; cv=pass; d=google.com; s=arc-20160816; b=bS8tKrMC6hhRwHZ9LIsQwxp4XXPdfG627kNLdKYLlG0Bd5ZoT9weoqV4tDIasr3w1c USTgtFdlNf8otmStEGLRu8jwi5BAlFSW/Vd+bUmUxPalJklstyAYE6bThgyCuJ09hENh gGPunXHPDXhFTn5UciDuSsOrefTiQMP/w+6PGAmHSZXdITpWDhVe2+rkY5VzHM+Hr+y4 pkgHf0ofO440bS8kk9q70Zk+NZYFQDxWH+Qruq0bT8z5kGZZtDtYy4l/y5u0tyqd2dvL WSOBoDNNDLf6wpduw1qx3GHFs2zd4fGUfNaT4N3ZBQCa68Y3GpQ2lKjoSW9LmSoCLcWn TSxA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=in-reply-to:content-disposition:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:message-id:subject:cc :to:from:date:dkim-signature; bh=5k9apB/yo6M49fnK/K/0dZPGowZV/BJt/lQNMhD5hGY=; fh=uh3FIi1QiJnNbWpNP654UbLFDiW50w9zez/pvNZLwEc=; b=GjmcM9uNF6Wc/8auEFGquJCXGC9SdAWBLLUNbJ24bp1KycHbOPQO8xM9GlH9EaRp8Y 5+cOMIvwMo9JA88whRDa7zG31NYqHFE/WwN3ura8q7liTShhhMOWAJmDC90VyueaLxrG nhe5ZioG6wMRjdhko00TyeutfDsQp39wmcnd1wu7wr0i/vIgPSRYgwYnymhmtFBWSg1K ytre8eCOFPb9xTZB4eh4D1vzSf8TOp4bmtpQGdsIbek1ecBVokbnXTGKIspQK0vkZybj Xr+OeV0mGAWDmj2HC+7Wqllo4XFiTkDg0godypkPLV1Axj4wZqPzI9U2Cm/lkh27Bb7H 3AgQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=EFuMHxPX; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-127784-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-127784-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [2604:1380:45d1:ec00::1]) by mx.google.com with ESMTPS id pb16-20020a05620a839000b0078be4e2916dsi4083908qkn.400.2024.04.02.03.52.58 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 02 Apr 2024 03:52:58 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-127784-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) client-ip=2604:1380:45d1:ec00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=EFuMHxPX; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-127784-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-127784-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id 29F301C21F55 for ; Tue, 2 Apr 2024 10:52:58 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 1CE055FDDC; Tue, 2 Apr 2024 10:52:38 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="EFuMHxPX" Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 0FE9259B4B; Tue, 2 Apr 2024 10:52:36 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1712055157; cv=none; b=l6+5qg08F6XjRddufl5IEcaNh95Q0y2QWdJZ8lVOhYdo7Haks74gKu5u6XmW9nSAzf4rT2dA4wXi64BpD1I48i3GvtdItSgfbFEtb9ieGsPWGPGPAWiUSpwoxNI1pKpjpgXSgxbaqzx7gMRReT0h5hEm/mJJfWOptBpEj+S2riQ= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1712055157; c=relaxed/simple; bh=Rb+hNv5+Ci1pY2u0k8EeFRCGNtH1Uphv2LjDF2WhGqw=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=eB+F913hulAGmPTIdChkuulM+CQBCnBwC4Jt4J8H+XdQnBztYnMwzB3+AkH6XtCtpMRb0aipKmNb1TbkO1HzbzjAzUzVhNKkH6xJ0NQ+5vWHuzk04p1TeXjsYdIkXAYkzdO/5Laoq10WQ0nR5/bSj4DtNLVq6zMsVhP/CovLoNw= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=EFuMHxPX; arc=none smtp.client-ip=10.30.226.201 Received: by smtp.kernel.org (Postfix) with ESMTPSA id 92BB7C433C7; Tue, 2 Apr 2024 10:52:33 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1712055156; bh=Rb+hNv5+Ci1pY2u0k8EeFRCGNtH1Uphv2LjDF2WhGqw=; h=Date:From:To:Cc:Subject:References:In-Reply-To:From; b=EFuMHxPXdZEw+2X92ofgaFNQe9XdX5NFSeGZ1D2yRcE4DEFEMLxzTcQVdhDMOa3om mvR9XunA1a5fMefvqQkzkCXerWs2P13DQ1RznNz0heTsHp4h53btYix9lh8IKJkSeD +jPFkBaSYci05eU1yf6IICQ3fqCo1FTDrPXlvcLBswadTsCDtFMBXg7yaaoSVj/89i DfwV3LM3viBxnHUHMeBaEpu3h5zJc30pHi7em+jIKCifiRU+dpZLSG0xgVGzlvbH/2 zos19Bv6bvC1laMAOa1zpQn2z8nHpH4YCS9XE0cuAYi9ah0n9Hy3UlvKPXW8QmSQcn zSUcEdPIEA2oQ== Date: Tue, 2 Apr 2024 12:52:30 +0200 From: Niklas Cassel To: Manivannan Sadhasivam Cc: Lorenzo Pieralisi , Krzysztof =?utf-8?Q?Wilczy=C5=84ski?= , Rob Herring , Bjorn Helgaas , Kishon Vijay Abraham I , Thierry Reding , Jonathan Hunter , Jingoo Han , linux-pci@vger.kernel.org, linux-arm-msm@vger.kernel.org, linux-kernel@vger.kernel.org, mhi@lists.linux.dev, linux-tegra@vger.kernel.org Subject: Re: [PATCH v2 07/10] PCI: dwc: ep: Add a generic dw_pcie_ep_linkdown() API to handle Link Down event Message-ID: References: <20240401-pci-epf-rework-v2-0-970dbe90b99d@linaro.org> <20240401-pci-epf-rework-v2-7-970dbe90b99d@linaro.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline In-Reply-To: <20240401-pci-epf-rework-v2-7-970dbe90b99d@linaro.org> On Mon, Apr 01, 2024 at 09:20:33PM +0530, Manivannan Sadhasivam wrote: > As per the PCIe base spec r5.0, section 5.2, Link Down event can happen > under any of the following circumstances: > > 1. Fundamental/Hot reset > 2. Link disable transmission by upstream component > 3. Moving from L2/L3 to L0 > > In those cases, Link Down causes some non-sticky DWC registers to loose the > state (like REBAR, etc...). So the drivers need to reinitialize them to > function properly once the link comes back again. > > This is not a problem for drivers supporting PERST# IRQ, since they can > reinitialize the registers in the PERST# IRQ callback. But for the drivers > not supporting PERST#, there is no way they can reinitialize the registers > other than relying on Link Down IRQ received when the link goes down. So > let's add a DWC generic API dw_pcie_ep_linkdown() that reinitializes the > non-sticky registers and also notifies the EPF drivers about link going > down. > > This API can also be used by the drivers supporting PERST# to handle the > scenario (2) mentioned above. > > NOTE: For the sake of code organization, move the dw_pcie_ep_linkup() > definition just above dw_pcie_ep_linkdown(). > > Reviewed-by: Niklas Cassel > Signed-off-by: Manivannan Sadhasivam > --- > drivers/pci/controller/dwc/pcie-designware-ep.c | 98 ++++++++++++++++--------- > drivers/pci/controller/dwc/pcie-designware.h | 5 ++ > 2 files changed, 68 insertions(+), 35 deletions(-) > > diff --git a/drivers/pci/controller/dwc/pcie-designware-ep.c b/drivers/pci/controller/dwc/pcie-designware-ep.c > index 2063cf2049e5..56b34267850e 100644 > --- a/drivers/pci/controller/dwc/pcie-designware-ep.c > +++ b/drivers/pci/controller/dwc/pcie-designware-ep.c > @@ -15,18 +15,6 @@ > #include > #include > > -/** > - * dw_pcie_ep_linkup - Notify EPF drivers about Link Up event > - * @ep: DWC EP device > - */ > -void dw_pcie_ep_linkup(struct dw_pcie_ep *ep) > -{ > - struct pci_epc *epc = ep->epc; > - > - pci_epc_linkup(epc); > -} > -EXPORT_SYMBOL_GPL(dw_pcie_ep_linkup); > - > /** > * dw_pcie_ep_init_notify - Notify EPF drivers about EPC initialization complete > * @ep: DWC EP device > @@ -673,6 +661,29 @@ static unsigned int dw_pcie_ep_find_ext_capability(struct dw_pcie *pci, int cap) > return 0; > } > > +static void dw_pcie_ep_init_non_sticky_registers(struct dw_pcie *pci) > +{ > + unsigned int offset; > + unsigned int nbars; > + u32 reg, i; > + > + offset = dw_pcie_ep_find_ext_capability(pci, PCI_EXT_CAP_ID_REBAR); > + > + dw_pcie_dbi_ro_wr_en(pci); > + > + if (offset) { > + reg = dw_pcie_readl_dbi(pci, offset + PCI_REBAR_CTRL); > + nbars = (reg & PCI_REBAR_CTRL_NBAR_MASK) >> > + PCI_REBAR_CTRL_NBAR_SHIFT; > + > + for (i = 0; i < nbars; i++, offset += PCI_REBAR_CTRL) > + dw_pcie_writel_dbi(pci, offset + PCI_REBAR_CAP, 0x0); > + } > + > + dw_pcie_setup(pci); > + dw_pcie_dbi_ro_wr_dis(pci); > +} > + > /** > * dw_pcie_ep_init_registers - Initialize DWC EP specific registers > * @ep: DWC EP device > @@ -687,13 +698,11 @@ int dw_pcie_ep_init_registers(struct dw_pcie_ep *ep) > struct dw_pcie_ep_func *ep_func; > struct device *dev = pci->dev; > struct pci_epc *epc = ep->epc; > - unsigned int offset, ptm_cap_base; > - unsigned int nbars; > + u32 ptm_cap_base, reg; > u8 hdr_type; > u8 func_no; > - int i, ret; > void *addr; > - u32 reg; > + int ret; > > hdr_type = dw_pcie_readb_dbi(pci, PCI_HEADER_TYPE) & > PCI_HEADER_TYPE_MASK; > @@ -756,25 +765,8 @@ int dw_pcie_ep_init_registers(struct dw_pcie_ep *ep) > if (ep->ops->init) > ep->ops->init(ep); > > - offset = dw_pcie_ep_find_ext_capability(pci, PCI_EXT_CAP_ID_REBAR); > ptm_cap_base = dw_pcie_ep_find_ext_capability(pci, PCI_EXT_CAP_ID_PTM); > > - dw_pcie_dbi_ro_wr_en(pci); > - > - if (offset) { > - reg = dw_pcie_readl_dbi(pci, offset + PCI_REBAR_CTRL); > - nbars = (reg & PCI_REBAR_CTRL_NBAR_MASK) >> > - PCI_REBAR_CTRL_NBAR_SHIFT; > - > - /* > - * PCIe r6.0, sec 7.8.6.2 require us to support at least one > - * size in the range from 1 MB to 512 GB. Advertise support > - * for 1 MB BAR size only. > - */ Here you remove the above comment, but you don't seem to (re-)add the comment when moving this code to dw_pcie_ep_init_non_sticky_registers(). (I assume that this is a simple rebase mistake.) Kind regards, Niklas > - for (i = 0; i < nbars; i++, offset += PCI_REBAR_CTRL) > - dw_pcie_writel_dbi(pci, offset + PCI_REBAR_CAP, BIT(4)); > - } > - > /* > * PTM responder capability can be disabled only after disabling > * PTM root capability.