Received: by 2002:ab2:2441:0:b0:1f3:1f8c:d0c6 with SMTP id k1csp165822lqe; Thu, 4 Apr 2024 03:07:47 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCWxFXBn6EE9yeOLHUzJ3Rw0SJ4Q/r1eMazXJ+PB671yC817/Tv3hRDx1GJFDsDne0ri/AOAvfE7v9NpbcacLSJJ4vFp+Q5QMqkwUQHsPA== X-Google-Smtp-Source: AGHT+IGMlN6y/wLa5jspDeoML+0Ma7Hw3Ei2Cei75YK5lSS4qSHcKH8mx0/8AX0TQPdnOn1nBrkL X-Received: by 2002:a05:6808:13c8:b0:3c3:d9cd:a13f with SMTP id d8-20020a05680813c800b003c3d9cda13fmr2048046oiw.39.1712225266994; Thu, 04 Apr 2024 03:07:46 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1712225266; cv=pass; d=google.com; s=arc-20160816; b=kiYceYshZlGrHPRn69w6POYD6mk549OsJaLSd0XdDRXLSq0dGDwkuTLQQQNsKYtucQ 8amGRcmeb5UMUF8KVIzNKJg1F6PlYjiVZt3ZMuABnQ9ZBhLyxk56sikacb2DiJ0gJ2LU fuHB1i3wiakIaK4cok8RnS6Ak9EvohntsW1jtG1/83KyosEP9kl6w5eScWTi+/2ulGbW 3HHj4OTG/6p26tlhulG8Yo3P0DIgeslQBgG0oFutNyWnm7E3m0WfaoFLbrCQUIpCAV6X wPaSPsk6anRaWJ+Fet6iGELkcOxmlOAcwcg8IJyJ9U496DJHqGI32Sgcn7F3jh94cLm8 gf+g== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:in-reply-to:from:content-language :references:cc:to:subject:user-agent:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:date:message-id:dkim-signature; bh=ljVTWl7vOTe/46l/DTqso6vJy4uNbwalE7RoHaJLwvM=; fh=gDLaNGLlojOEEsXrLuLIxIfEhGZKUQ28paV3VjrEvnQ=; b=Tt5y/NUTKSuARZzJ5lyjpC0wrMuHlG5Tbmub8zLIIZeSTGaCL/zSkkKR3wXz47J+8C rDZ75WfZ6rYsdUEs2zWz4qnzep/ZbVjkU4TvVlxMHp4KmXbSfA0bD7SFVihinXax0iMM pBv8n44flsyhs5Ku0MsjxqA6Rhvl/ocy/413iC/bWC+59O00fLtr75H9ykUPDt4SSi3u rTzUnVC2vn58xP2kbx/LMws+qw1YHT3zYAQAI8AyNbNYmNcUkDBzrXVgIPf1j89Zmm0/ AQLPwzjpReTETu8Ed/8NTW31pDd/KCRODWCzZeyF0r2fESIvE47JJUbBm80zZHAfe9Dv 8ACw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b="Oj7/eenP"; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-131214-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-131214-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [147.75.199.223]) by mx.google.com with ESMTPS id b16-20020a05620a04f000b0078a5e326d61si16046798qkh.681.2024.04.04.03.07.46 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 04 Apr 2024 03:07:46 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-131214-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) client-ip=147.75.199.223; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b="Oj7/eenP"; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-131214-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.199.223 as permitted sender) smtp.mailfrom="linux-kernel+bounces-131214-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id DB3B61C21BA9 for ; Thu, 4 Apr 2024 10:07:08 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 5DC6376049; Thu, 4 Apr 2024 10:07:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="Oj7/eenP" Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 9B68F6BB29; Thu, 4 Apr 2024 10:06:58 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1712225220; cv=none; b=EmUeuSWLnEBH6N0KYjLPCZijikWx3buZR92sNsUbd54Qiigu1gq2/bFTkjHtgXQtG3jlPAMajIcHRhT8cPQZqKoI2DbF0Uak2G+W5IbRxDec4LIwgJnJ1At4YDXgaeqLPaHQCBNEwBv8E9BOgytPgJHmB+EKIe3NkK61AKq7i4c= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1712225220; c=relaxed/simple; bh=WdI3M6Z9gmJ3/Fs6Mx5IJIa0o3r4CG7dBehswfFFTIQ=; h=Message-ID:Date:MIME-Version:Subject:To:CC:References:From: In-Reply-To:Content-Type; b=uT1Li841ks06Wkm1H6VLHhs4ZzTcoVKCppL82NdP5l84NX/hzaHHFJ/R98DOy0LA2SbvrewmuuuOocPZa14mBdxVtLTT8Jux9i4WqPU/myAYfePwFCzIe/t3UCGkthgs7sQrQVYM/tyub1ocxRfG5rbzvddIBozAjkE3/Ju5V4k= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=Oj7/eenP; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279871.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.17.1.24/8.17.1.24) with ESMTP id 4346f2AQ005734; Thu, 4 Apr 2024 10:06:54 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= message-id:date:mime-version:subject:to:cc:references:from :in-reply-to:content-type:content-transfer-encoding; s= qcppdkim1; bh=ljVTWl7vOTe/46l/DTqso6vJy4uNbwalE7RoHaJLwvM=; b=Oj 7/eenPtmWdyRTNfBFKqwxamUD7E4HzfvUOzuSWQugOPmTTrxt2A64DSqrOW9ONrG hEw8oeMMw1SC9nFH4RCfDnZcB2YC9gyItemJG0TJJ0fGPklG7utF70lSoluGvLS4 tsK6sDhX9DjDh5WdJl+91FVmCg+uQtmbxbUuOdqwvHoRbuQXWbDvIeLchiL8mbFN Bwf4ugXx2GNjsKyNxniOE4IZJUALaHLD9ZRGWLcoCJpm9wSyTy6GE1PcLaDpJTfe 5xCDpiESvHWto9zdq0EZfZIMxofY4lP5+6Jtz9gpFwbxgf0SArlzyfBVVs5aPESf +96ZrY1vf263iTLkoJAA== Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3x9eph9455-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 04 Apr 2024 10:06:53 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 434A6qcN029582 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 4 Apr 2024 10:06:52 GMT Received: from [10.218.5.19] (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.4; Thu, 4 Apr 2024 03:06:46 -0700 Message-ID: <8a5a3cf8-5b4f-487f-ad91-00499509f8ec@quicinc.com> Date: Thu, 4 Apr 2024 15:36:41 +0530 Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 User-Agent: Mozilla Thunderbird Subject: Re: [PATCH V2 RESEND 6/6] arm64: dts: qcom: sm8650: Add video and camera clock controllers To: Dmitry Baryshkov CC: Bjorn Andersson , Konrad Dybcio , Michael Turquette , Stephen Boyd , Rob Herring , "Krzysztof Kozlowski" , Conor Dooley , Vladimir Zapolskiy , , , , , Taniya Das , Satya Priya Kakitapalli , Ajit Pandey , Imran Shaik References: <20240321092529.13362-1-quic_jkona@quicinc.com> <20240321092529.13362-7-quic_jkona@quicinc.com> <008d574f-9c9e-48c6-b64e-89fb469cbde4@quicinc.com> Content-Language: en-US From: Jagadeesh Kona In-Reply-To: Content-Type: text/plain; charset="UTF-8"; format=flowed Content-Transfer-Encoding: 7bit X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: 0heuRHtf7SxfvzCltHFiZQTbHGzPMqdu X-Proofpoint-ORIG-GUID: 0heuRHtf7SxfvzCltHFiZQTbHGzPMqdu X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.272,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-04-04_06,2024-04-04_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 bulkscore=0 spamscore=0 priorityscore=1501 mlxlogscore=999 adultscore=0 clxscore=1015 lowpriorityscore=0 phishscore=0 malwarescore=0 mlxscore=0 suspectscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2404010003 definitions=main-2404040067 On 4/4/2024 11:00 AM, Dmitry Baryshkov wrote: > On Thu, 4 Apr 2024 at 08:13, Jagadeesh Kona wrote: >> >> >> >> On 4/3/2024 9:24 PM, Dmitry Baryshkov wrote: >>> On Wed, 3 Apr 2024 at 10:16, Jagadeesh Kona wrote: >>>> >>>> >>>> >>>> On 3/25/2024 11:38 AM, Jagadeesh Kona wrote: >>>>> >>>>> >>>>> On 3/21/2024 6:43 PM, Dmitry Baryshkov wrote: >>>>>> On Thu, 21 Mar 2024 at 11:27, Jagadeesh Kona >>>>>> wrote: >>>>>>> >>>>>>> Add device nodes for video and camera clock controllers on Qualcomm >>>>>>> SM8650 platform. >>>>>>> >>>>>>> Signed-off-by: Jagadeesh Kona >>>>>>> --- >>>>>>> arch/arm64/boot/dts/qcom/sm8650.dtsi | 28 ++++++++++++++++++++++++++++ >>>>>>> 1 file changed, 28 insertions(+) >>>>>>> >>>>>>> diff --git a/arch/arm64/boot/dts/qcom/sm8650.dtsi >>>>>>> b/arch/arm64/boot/dts/qcom/sm8650.dtsi >>>>>>> index 32c0a7b9aded..d862aa6be824 100644 >>>>>>> --- a/arch/arm64/boot/dts/qcom/sm8650.dtsi >>>>>>> +++ b/arch/arm64/boot/dts/qcom/sm8650.dtsi >>>>>>> @@ -4,6 +4,8 @@ >>>>>>> */ >>>>>>> >>>>>>> #include >>>>>>> +#include >>>>>>> +#include >>>>>>> #include >>>>>>> #include >>>>>>> #include >>>>>>> @@ -3110,6 +3112,32 @@ opp-202000000 { >>>>>>> }; >>>>>>> }; >>>>>>> >>>>>>> + videocc: clock-controller@aaf0000 { >>>>>>> + compatible = "qcom,sm8650-videocc"; >>>>>>> + reg = <0 0x0aaf0000 0 0x10000>; >>>>>>> + clocks = <&bi_tcxo_div2>, >>>>>>> + <&gcc GCC_VIDEO_AHB_CLK>; >>>>>>> + power-domains = <&rpmhpd RPMHPD_MMCX>; >>>>>>> + required-opps = <&rpmhpd_opp_low_svs>; >>>>>> >>>>>> The required-opps should no longer be necessary. >>>>>> >>>>> >>>>> Sure, will check and remove this if not required. >>>> >>>> >>>> I checked further on this and without required-opps, if there is no vote >>>> on the power-domain & its peer from any other consumers, when runtime >>>> get is called on device, it enables the power domain just at the minimum >>>> non-zero level. But in some cases, the minimum non-zero level of >>>> power-domain could be just retention and is not sufficient for clock >>>> controller to operate, hence required-opps property is needed to specify >>>> the minimum level required on power-domain for this clock controller. >>> >>> In which cases? If it ends up with the retention vote, it is a bug >>> which must be fixed. >>> >> >> The minimum non-zero level(configured from bootloaders) of MMCX is >> retention on few chipsets but it can vary across the chipsets. Hence to >> be on safer side from our end, it is good to have required-opps in DT to >> specify the minimum level required for this clock controller. > > We are discussing sm8650, not some abstract chipset. Does it list > retention or low_svs as a minimal level for MMCX? > Actually, the minimum level for MMCX is external to the clock controllers. But the clock controller requires MMCX to be atleast at lowsvs for it to be functional. Hence we need to keep required-opps to ensure the same without relying on the actual minimum level for MMCX. Thanks, Jagadeesh >>>>> >>>>>>> + #clock-cells = <1>; >>>>>>> + #reset-cells = <1>; >>>>>>> + #power-domain-cells = <1>; >>>>>>> + }; >>>>>>> + >>>>>>> + camcc: clock-controller@ade0000 { >>>>>>> + compatible = "qcom,sm8650-camcc"; >>>>>>> + reg = <0 0x0ade0000 0 0x20000>; >>>>>>> + clocks = <&gcc GCC_CAMERA_AHB_CLK>, >>>>>>> + <&bi_tcxo_div2>, >>>>>>> + <&bi_tcxo_ao_div2>, >>>>>>> + <&sleep_clk>; >>>>>>> + power-domains = <&rpmhpd RPMHPD_MMCX>; >>>>>>> + required-opps = <&rpmhpd_opp_low_svs>; >>>>>>> + #clock-cells = <1>; >>>>>>> + #reset-cells = <1>; >>>>>>> + #power-domain-cells = <1>; >>>>>>> + }; >>>>>>> + >>>>>>> mdss: display-subsystem@ae00000 { >>>>>>> compatible = "qcom,sm8650-mdss"; >>>>>>> reg = <0 0x0ae00000 0 0x1000>; >>>>>>> -- >>>>>>> 2.43.0 >>>>>>> >>>>>>> >>>>>> >>>>>> >>> >>> >>> > > >