Received: by 2002:ab2:6203:0:b0:1f5:f2ab:c469 with SMTP id o3csp2808532lqt; Tue, 23 Apr 2024 02:08:24 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVl+MR0SLYVdWKw4x8lI/gZg80bck4y5YaGVjpRe4L7ncoqeltXLctTTUIpm4MLRhAJSjsjeVWN70kzcyfJ6s1UEdybjKizMFyZvMp8dA== X-Google-Smtp-Source: AGHT+IH5jsmHUofxxHTzgfO75L62HdV+j6k+KEFzCauYuP9UmgrbwcCuhoHZO73cvfdSu8hBrsYN X-Received: by 2002:a05:620a:a09:b0:78a:34a0:6354 with SMTP id i9-20020a05620a0a0900b0078a34a06354mr14189854qka.42.1713863303758; Tue, 23 Apr 2024 02:08:23 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1713863303; cv=pass; d=google.com; s=arc-20160816; b=HNrRBK5+/XuVkIdrYZLWTlNAJNREKM+O8xgHJ3FEJhbO5ixj124EDBdm6xqks0KVO6 rDyGEtKFQRs0PO+clwS1K2CHcD2T05FZeC83TgqmeW/Nkl70luL35kblRvlhGDKRRVU2 Zsj59cUM2FZKdhpDNpgUNcTHa6LjKAU8mOv1NxJD/6xrHB7gjpFQv4kwZO3ARTJX//HU jTph0rS1j5i7SRISWIgFUsNLV1UtN4oYPFfmtfqwyiO7CsEHNvtH1tcYTqHLob04jym1 zqNLYKf9f3Zy/bMchZDtRu6FyMewSroOoK8QgncjoPtgWRLs8KIS/cY38sH0+jWbZtsz x/VQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:message-id:date:subject:from :dkim-signature; bh=9jlfOoy+iusQpUoiya0lGRv3fqJvVnl4hK7IY1q30U0=; fh=q1dxjhJabWXoyiu7HLgveAiXq6yqjb+gdRXcBNcmXfc=; b=XDKdsSwz+dhv0l8vK3RLrQCLq0fyo0nkbTVU/lFbPwxwIwmVJRdGY2ZhfzHIt/Y7Om FtzP4Yg01WkRJy2h7MRgcjyVFmspy3Xo3qVaT0SQZV30dSA2MDTakD26AGrj6Ki5ZsER Q1ucXjuEBSPnyu6/lnC84HcMQG/69Q5Rw1OvHOwByIfVrS2+9rqQvWl0OvwvgIF0CuHS s6AMUNKcub7ywQa19RprgN0wLwAKg5Rw7uY1SY9JYV5HiuPCE9TeUq7rZr64cZYFXhqN P26K21W79I7WMwnGypCOz6aNzltGwrjHm68gPu10FMTrJmHox1UbdpX7Y11+WBgfz425 Oosw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=dIKkUbUW; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-154759-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-154759-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from ny.mirrors.kernel.org (ny.mirrors.kernel.org. [2604:1380:45d1:ec00::1]) by mx.google.com with ESMTPS id os8-20020a05620a810800b0078ed6b5a285si11903085qkn.214.2024.04.23.02.08.23 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 23 Apr 2024 02:08:23 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-154759-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) client-ip=2604:1380:45d1:ec00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=dIKkUbUW; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-154759-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45d1:ec00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-154759-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by ny.mirrors.kernel.org (Postfix) with ESMTPS id 6CF2B1C210E9 for ; Tue, 23 Apr 2024 09:08:23 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 0FE9157870; Tue, 23 Apr 2024 09:08:13 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="dIKkUbUW" Received: from mx0b-0031df01.pphosted.com (mx0b-0031df01.pphosted.com [205.220.180.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 38BD71C2BD; Tue, 23 Apr 2024 09:08:09 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.180.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713863291; cv=none; b=qyqc/9j7SDJC1tN2Shek6kU2LV2wFNSGBtBWdblN7nTeEo91vJ/AHtlL4rUvQLCjA1WNh40nkRpivxCXAEqGgcosRhDZ6CYyJlowkxM3mUTtjsRm7EJiLeEXe+b5lIf3Y2A/+qUp8AIGnR5VTk/PdGBgE4rcREj/5S56dRpefos= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713863291; c=relaxed/simple; bh=ezQdqIq9W1Ieh8RnxkyGo6jk/AruXXeRgrQloHt3XHU=; h=From:Subject:Date:Message-ID:MIME-Version:Content-Type:To:CC; b=gjvySTJAjZJ3eG8umkfWe2PqAxt+gepHWGgIysElhvomZhFQyrHPIK7TntvWkl6oiggM6A69yBBO++dq+4/yGs9k7tgVhR2s6zjGowNp6stZzsFiANnK94Renh2vEYsnNIGHA/Ahf2IJCxfHjkf9DfTLx5Ws14e/PTN1jEWLemE= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=dIKkUbUW; arc=none smtp.client-ip=205.220.180.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279870.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 43N8IDTf021614; Tue, 23 Apr 2024 09:07:56 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:subject:date:message-id:mime-version:content-type :content-transfer-encoding:to:cc; s=qcppdkim1; bh=9jlfOoy+iusQpU oiya0lGRv3fqJvVnl4hK7IY1q30U0=; b=dIKkUbUWgeuf8hpP3A33vZvkSVeigY pdRZEyo9yAgDj39z6cya4K6pG7Nl23wl9yjxdddf+PkwmPrDBMk/SthBlo0S32C8 4cmzMJbu840DSybfFOmSFWOYBybvFPsg4G6qAq7njzFOTLxmgtKMazZHJ9n9FWlN GpSPXsPh5fKtWxxW5MwW3Gxqe1ual51M0hzPBE278PWi1e6y9389DWaqNuZldwUc yxqTAyZrhgC/jMHFf/UO3G6rRrxveEyFJ38c0wv4Wl8xRyearRUOFWX4vw5ePK9d uDy1/uZs93FCsnQrx9l/YLaL551g+c2q3/AjjLrW6z80rx6EUMOtZMtA== Received: from nalasppmta03.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3xp9bu840s-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Tue, 23 Apr 2024 09:07:56 +0000 (GMT) Received: from nalasex01a.na.qualcomm.com (nalasex01a.na.qualcomm.com [10.47.209.196]) by NALASPPMTA03.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 43N97seu027805 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Tue, 23 Apr 2024 09:07:54 GMT Received: from hu-krichai-hyd.qualcomm.com (10.80.80.8) by nalasex01a.na.qualcomm.com (10.47.209.196) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.9; Tue, 23 Apr 2024 02:07:46 -0700 From: Krishna chaitanya chundru Subject: [PATCH v11 0/6] PCI: qcom: Add support for OPP Date: Tue, 23 Apr 2024 14:36:54 +0530 Message-ID: <20240423-opp_support-v11-0-15fdd40b0f95@quicinc.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit X-B4-Tracking: v=1; b=H4sIADB6J2YC/1XMQQ6CMBCF4auQrq2ZQinWlfcwxkAZZBbS2kKjI dzdQmIiy/eS/5tZQE8Y2DmbmcdIgeyQhhCHjJm+Hh7IqU0HyyGXIEFx69w9TM5ZP3JTgy6xgSJ vJEuF89jRe+Out7R7CqP1n02Pen1/TrVzoubApVbiJFsjy7a6vCYyNJijsU+2SlHAf673uYDUC 10qVA0Wsuj2/bIsX7MRwfjpAAAA To: Bjorn Andersson , Konrad Dybcio , Rob Herring , "Krzysztof Kozlowski" , Conor Dooley , Manivannan Sadhasivam , Lorenzo Pieralisi , =?utf-8?q?Krzysztof_Wilczy=C5=84ski?= , Bjorn Helgaas , , , CC: , , , , , , , , , , , Bryan O'Donoghue , Krzysztof Kozlowski X-Mailer: b4 0.13-dev-83828 X-Developer-Signature: v=1; a=ed25519-sha256; t=1713863265; l=6139; i=quic_krichai@quicinc.com; s=20230907; h=from:subject:message-id; bh=ezQdqIq9W1Ieh8RnxkyGo6jk/AruXXeRgrQloHt3XHU=; b=RvUIhI6WBhjOVElmc3h6asQpqBAvPF3piTsD12S/cFQ2O6+H3+x/qL9eE+i7HIIh+Jv0GNDWb Wpn4MzMjPzADYsR8eR3+eU1uZ45VIGi/oxY2dkPsS2pSHx8V1LxafxB X-Developer-Key: i=quic_krichai@quicinc.com; a=ed25519; pk=10CL2pdAKFyzyOHbfSWHCD0X0my7CXxj8gJScmn1FAg= X-ClientProxiedBy: nasanex01b.na.qualcomm.com (10.46.141.250) To nalasex01a.na.qualcomm.com (10.47.209.196) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-GUID: OycC_nMQ-kLNPX0yXOiL4eYN6Gu2EO1B X-Proofpoint-ORIG-GUID: OycC_nMQ-kLNPX0yXOiL4eYN6Gu2EO1B X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1011,Hydra:6.0.619,FMLib:17.11.176.26 definitions=2024-04-23_07,2024-04-22_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 malwarescore=0 mlxlogscore=999 priorityscore=1501 clxscore=1011 spamscore=0 mlxscore=0 adultscore=0 suspectscore=0 lowpriorityscore=0 impostorscore=0 bulkscore=0 phishscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2404010003 definitions=main-2404230025 This patch adds support for OPP to vote for the performance state of RPMH power domain based upon PCIe speed it got enumerated. QCOM Resource Power Manager-hardened (RPMh) is a hardware block which maintains hardware state of a regulator by performing max aggregation of the requests made by all of the processors. PCIe controller can operate on different RPMh performance state of power domain based up on the speed of the link. And this performance state varies from target to target. It is manadate to scale the performance state based up on the PCIe speed link operates so that SoC can run under optimum power conditions. Add Operating Performance Points(OPP) support to vote for RPMh state based upon GEN speed link is operating. Before link up PCIe driver will vote for the maximum performance state. As now we are adding ICC BW vote in OPP, the ICC BW voting depends both GEN speed and link width using opp-level to indicate the opp entry table will be difficult. In PCIe certain gen speeds like 2.5GT/s x2 & 5.0 GT/s X1 or 8.0 GT/s x2 & 16GT/s x1 use same ICC bw if we use freq in the OPP table to represent the PCIe speed number of PCIe entries can reduced. So going back to use freq in the OPP table instead of level. To access PCIe registers of the host controller and endpoint PCIe BAR space, config space the CPU-PCIe ICC (interconnect) path should be voted otherwise it may lead to NoC (Network on chip) timeout. We are surviving because of other driver voting for this path. As there is less access on this path compared to PCIe to mem path add minimum vote i.e 1KBps bandwidth always which is sufficient enough to keep the path active and is recommended by HW team. In suspend to ram case there can be some DBI access. Except in suspend to ram case disable CPU-PCIe ICC path after register space access is done. Signed-off-by: Krishna chaitanya chundru --- Changes from v10: - Updated comments and logs as suggested by mani. - Link to v10: https://lore.kernel.org/r/20240409-opp_support-v10-0-1956e6be343f@quicinc.com Changes from v9: - Disable interconnect CPU-PCIe path only system is not suspend to ram case. - If opp find freq fails in the probe fail the probe as suggested by mani. - Modify comments as suggested by mani - Link to v9: https://lore.kernel.org/r/20240407-opp_support-v9-0-496184dc45d7@quicinc.com Changes from v8: - Removed the ack-by and reviewed by on dt-bindings as dt-bindings moved to new files. - Removed dt-binding patch for interconnects as it is added in the common file. - Added tags for interconnect as suggested by konrad - Added the comments as suggested by mani - In ICC BW vote for CPU to PCIe path if icc_disable() fails log error and return instead of re-init. - Link to v8: https://lore.kernel.org/linux-arm-msm/20240302-opp_support-v8-0-158285b86b10@quicinc.com/ Changes from v7: - Fix the compilation issue in patch3 - Change the commit text and wrap the comments to 80 columns as suggested by bjorn - remove PCIE_MBS2FREQ macro as this is being used by only qcom drivers. - Link to v7: https://lore.kernel.org/r/20240223-opp_support-v7-0-10b4363d7e71@quicinc.com Changes from v6: - change CPU-PCIe bandwidth to 1KBps as suggested by HW team. - Create a new API to get frequency based upon PCIe speed as suggested by mani. - Updated few commit texts and comments. - Setting opp to NULL in suspend to remove any votes. - Link for v6: https://lore.kernel.org/linux-arm-msm/20240112-opp_support-v6-0-77bbf7d0cc37@quicinc.com/ Changes from v5: - Add ICC BW voting as part of OPP, rebase the latest kernel, and only - either OPP or ICC BW voting will supported we removed the patch to - return error for icc opp update patch. - As we added the icc bw voting in opp table I am not including reviewed - by tags given in previous patch. - Use opp freq to find opp entries as now we need to include pcie link - also in to considerations. - Add CPU-PCIe BW voting which is not present till now. - Drop PCI: qcom: Return error from 'qcom_pcie_icc_update' as either opp or icc bw - only one executes and there is no need to fail if opp or icc update fails. - Link for v5: https://lore.kernel.org/linux-arm-msm/20231101063323.GH2897@thinkpad/T/ Changes from v4: - Added a separate patch for returning error from the qcom_pcie_upadate and moved opp update logic to icc_update and used a bool variable to update the opp. - Addressed comments made by pavan. changes from v3: - Removing the opp vote on suspend when the link is not up and link is not up and add debug prints as suggested by pavan. - Added dev_pm_opp_find_level_floor API to find the highest opp to vote. changes from v2: - Instead of using the freq based opp search use level based as suggested by Dmitry Baryshkov. Changes from v1: - Addressed comments from Krzysztof Kozlowski. - Added the rpmhpd_opp_xxx phandle as suggested by pavan. - Added dev_pm_opp_set_opp API call which was missed on previous patch. --- --- --- Krishna chaitanya chundru (6): arm64: dts: qcom: sm8450: Add interconnect path to PCIe node PCI: qcom: Add ICC bandwidth vote for CPU to PCIe path dt-bindings: pci: qcom: Add OPP table arm64: dts: qcom: sm8450: Add OPP table support to PCIe PCI: Bring the PCIe speed to MBps logic to new pcie_link_speed_to_mbps() PCI: qcom: Add OPP support to scale performance .../devicetree/bindings/pci/qcom,pcie-sm8450.yaml | 4 + arch/arm64/boot/dts/qcom/sm8450.dtsi | 89 +++++++++++++++ drivers/pci/controller/dwc/pcie-qcom.c | 123 ++++++++++++++++++--- drivers/pci/pci.c | 19 +--- drivers/pci/pci.h | 22 ++++ 5 files changed, 222 insertions(+), 35 deletions(-) --- base-commit: 6c6e47d69d821047097909288b6d7f1aafb3b9b1 change-id: 20240406-opp_support-ca095eb032b4 Best regards, -- Krishna chaitanya chundru