Received: by 2002:a89:48b:0:b0:1f5:f2ab:c469 with SMTP id a11csp583220lqd; Wed, 24 Apr 2024 10:36:45 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCWjaGcywmkqFLxlGuYjkYKKRaABDhRveN2AALUG09/DYi9R4+WJ8jCROZ+74SQqwPCutHwqA/4/ZRf3e2vmU2nay2cL0pHTcnsz/Pimfw== X-Google-Smtp-Source: AGHT+IFa/U1CbMQ0eZ3uZ7ePstnYt1vn8I1ovJIXjhCtA4u8y01h/+v/DOOUUFhEqkA5rw84wh9H X-Received: by 2002:a17:90a:51a6:b0:2a5:8ff:9d1 with SMTP id u35-20020a17090a51a600b002a508ff09d1mr2922974pjh.14.1713980204879; Wed, 24 Apr 2024 10:36:44 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1713980204; cv=pass; d=google.com; s=arc-20160816; b=dUtwKDO0S0bJVIuf8hBhSDS9JpRjf47+yUH+VdB2FHFEPbV0o+tLRsOp9rJcSKNmVn cNtW7ad23vzy5FiDM+b7bkYoikNzbLttn/e2BrgQAATS5Kg278zVXovq/wjh1KNJhf1v UmR7Pvs4CFHqx+Er7qSgWp3oQK3NK3GxO0e25HTUkFjRshfycY5y7Ygyh1t+eIqTYArf v4D81iFaQJrdYZAXOeRGVa66DBxP6JQT4Coe2IvajNNBzV+OLCRVtLdOONmiCMOuEjhT TfUuPttwiSTGrL1TC1V4+uxuThuint9kPqoWbl/A1kK56UJyFN0Y6EpjnWSlPZzf/KIg rNDg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=zj053vLQTiCeIDieG/cpGM9l7h51LoSJ/ZfYqFV0DOI=; fh=nAPfY+uOZJy2Rbu1yry2LDoNkf0Bunw6eB3+rSsliRw=; b=M4DHzYieCrulLxsou1dYfIZLLBoJtqttPVDUNSXn+Axa8nftDZm1u1LBT4MR2Ah3gy vFyqyg8ja5ws2AEPbX+uZQxRB9hhT+cuA2iNDGfmHa/YynXTSQn2S/8efvUYq9/uftMs iCJv7cmayyWfvnkUKfEXOfIoyO6MBELFUx/aAkO7UivrYCtGDTzqP7F8iJd7lfTQHAwP mxG6eqC7lgwHg0h2gsj7osYwEjjpwmN3X7zf4cCMyejFy+TXlq2ukeZ9KZ4k/kJX5j9/ GjZrLkV6IqOpg5pfYs2YZ/2K+oljF+BKtE3XM0qdfoU4386TxXBT1qCLdk5S6A1JJYZJ vuFg==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=JKfgM0ft; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-157408-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-157408-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id u5-20020a17090a4bc500b002a236850fafsi11427515pjl.29.2024.04.24.10.36.44 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 24 Apr 2024 10:36:44 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-157408-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; dkim=pass header.i=@kernel.org header.s=k20201202 header.b=JKfgM0ft; arc=pass (i=1 dkim=pass dkdomain=kernel.org); spf=pass (google.com: domain of linux-kernel+bounces-157408-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-157408-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=kernel.org Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 6FBDB28A1CA for ; Wed, 24 Apr 2024 17:36:43 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 514D116DEB1; Wed, 24 Apr 2024 17:36:04 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b="JKfgM0ft" Received: from smtp.kernel.org (aws-us-west-2-korg-mail-1.web.codeaurora.org [10.30.226.201]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 6285816D9DD; Wed, 24 Apr 2024 17:36:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=10.30.226.201 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713980163; cv=none; b=YGEABNFvOnqQS6ywZTm3YZqmt2BAbDKfCOzuC2w7VAyUyHJ3FGk4wSP2ysjCsznq9M6jL7AJ/bjV/Me9AbqYVvwBa2VLBSnn+v80C+n+le9gBiqNMhP4rRaQ9iYFRJF10FfnzTYRyWyn2PMERnPV/CupP9hyIe/XF/PSkA20sbc= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1713980163; c=relaxed/simple; bh=TbPOTBmS82ynsL8h5jbyPu2ZW+Geh2onSqdzZPRv0KM=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version:Content-Type; b=ovUm21U6UTJXtghB9k3fhdgHbJhhPJ/REzt/qsNMlPQHONM+hV6zjpH7fVRAirC5HZ6i8fCQadKPEsQfKe1U3prTqUmiZhFi8+4fd5KCotcuczPSbhocscDkYyGQcacVdXjw4AFruTZpUy/MhnKV0K5ks06uFZ1zQTJZ53TYuQc= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=kernel.org header.i=@kernel.org header.b=JKfgM0ft; arc=none smtp.client-ip=10.30.226.201 Received: by smtp.kernel.org (Postfix) with ESMTPSA id 98DCAC113CD; Wed, 24 Apr 2024 17:36:02 +0000 (UTC) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=kernel.org; s=k20201202; t=1713980162; bh=TbPOTBmS82ynsL8h5jbyPu2ZW+Geh2onSqdzZPRv0KM=; h=From:To:Cc:Subject:Date:In-Reply-To:References:From; b=JKfgM0ftEZPoaeN/UvrXohkYKSIHZLJOroZar5NdiSmXyCF6rKxzuOZdZ2KppyqRL oa9AT7DLeVcjxOkbrrxIUGMqd8TMkBZSUQV/sygfLlnSekXgyepCYG4FnrIrv9RD+e z/W1m431bgbvtK5653Ho5WlT53xwJqBvpfxu6iYipLNIECpOlexGRnchzCcSxBz0+A uc1aK8XzuECWRsmlEaulD3SslyUQLATMpBVF5noawuNy3R2o25eVC0VvDKTcedQjbT 3oZOFU3P5PYQJKcdG/OAJfXjzkHMK69D63s2C85XUG+vHbTYTInNzmaZsBPg6wTkUc BZJz42GXHai4A== From: Puranjay Mohan To: Catalin Marinas , Will Deacon , Alexei Starovoitov , Daniel Borkmann , Andrii Nakryiko , Martin KaFai Lau , Eduard Zingerman , Song Liu , Yonghong Song , John Fastabend , KP Singh , Stanislav Fomichev , Hao Luo , Jiri Olsa , Zi Shen Lim , Xu Kuohai , Florent Revest , linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, bpf@vger.kernel.org Cc: puranjay12@gmail.com Subject: [PATCH bpf-next v2 1/2] arm64, bpf: add internal-only MOV instruction to resolve per-CPU addrs Date: Wed, 24 Apr 2024 17:35:49 +0000 Message-Id: <20240424173550.16359-2-puranjay@kernel.org> X-Mailer: git-send-email 2.40.1 In-Reply-To: <20240424173550.16359-1-puranjay@kernel.org> References: <20240424173550.16359-1-puranjay@kernel.org> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=UTF-8 Content-Transfer-Encoding: 8bit From: Puranjay Mohan Support an instruction for resolving absolute addresses of per-CPU data from their per-CPU offsets. This instruction is internal-only and users are not allowed to use them directly. They will only be used for internal inlining optimizations for now between BPF verifier and BPF JITs. Since commit 7158627686f0 ("arm64: percpu: implement optimised pcpu access using tpidr_el1"), the per-cpu offset for the CPU is stored in the tpidr_el1/2 register of that CPU. To support this BPF instruction in the ARM64 JIT, the following ARM64 instructions are emitted: mov dst, src // Move src to dst, if src != dst mrs tmp, tpidr_el1/2 // Move per-cpu offset of the current cpu in tmp. add dst, dst, tmp // Add the per cpu offset to the dst. To measure the performance improvement provided by this change, the benchmark in [1] was used: Before: glob-arr-inc : 23.597 ± 0.012M/s arr-inc : 23.173 ± 0.019M/s hash-inc : 12.186 ± 0.028M/s After: glob-arr-inc : 23.819 ± 0.034M/s arr-inc : 23.285 ± 0.017M/s hash-inc : 12.419 ± 0.011M/s [1] https://github.com/anakryiko/linux/commit/8dec900975ef Signed-off-by: Puranjay Mohan --- arch/arm64/include/asm/insn.h | 7 +++++++ arch/arm64/lib/insn.c | 11 +++++++++++ arch/arm64/net/bpf_jit.h | 6 ++++++ arch/arm64/net/bpf_jit_comp.c | 14 ++++++++++++++ 4 files changed, 38 insertions(+) diff --git a/arch/arm64/include/asm/insn.h b/arch/arm64/include/asm/insn.h index db1aeacd4cd9..8de0e39b29f3 100644 --- a/arch/arm64/include/asm/insn.h +++ b/arch/arm64/include/asm/insn.h @@ -135,6 +135,11 @@ enum aarch64_insn_special_register { AARCH64_INSN_SPCLREG_SP_EL2 = 0xF210 }; +enum aarch64_insn_system_register { + AARCH64_INSN_SYSREG_TPIDR_EL1 = 0x4684, + AARCH64_INSN_SYSREG_TPIDR_EL2 = 0x6682, +}; + enum aarch64_insn_variant { AARCH64_INSN_VARIANT_32BIT, AARCH64_INSN_VARIANT_64BIT @@ -686,6 +691,8 @@ u32 aarch64_insn_gen_cas(enum aarch64_insn_register result, } #endif u32 aarch64_insn_gen_dmb(enum aarch64_insn_mb_type type); +u32 aarch64_insn_gen_mrs(enum aarch64_insn_register result, + enum aarch64_insn_system_register sysreg); s32 aarch64_get_branch_offset(u32 insn); u32 aarch64_set_branch_offset(u32 insn, s32 offset); diff --git a/arch/arm64/lib/insn.c b/arch/arm64/lib/insn.c index a635ab83fee3..b008a9b46a7f 100644 --- a/arch/arm64/lib/insn.c +++ b/arch/arm64/lib/insn.c @@ -1515,3 +1515,14 @@ u32 aarch64_insn_gen_dmb(enum aarch64_insn_mb_type type) return insn; } + +u32 aarch64_insn_gen_mrs(enum aarch64_insn_register result, + enum aarch64_insn_system_register sysreg) +{ + u32 insn = aarch64_insn_get_mrs_value(); + + insn &= ~GENMASK(19, 0); + insn |= sysreg << 5; + return aarch64_insn_encode_register(AARCH64_INSN_REGTYPE_RT, + insn, result); +} diff --git a/arch/arm64/net/bpf_jit.h b/arch/arm64/net/bpf_jit.h index 23b1b34db088..b627ef7188c7 100644 --- a/arch/arm64/net/bpf_jit.h +++ b/arch/arm64/net/bpf_jit.h @@ -297,4 +297,10 @@ #define A64_ADR(Rd, offset) \ aarch64_insn_gen_adr(0, offset, Rd, AARCH64_INSN_ADR_TYPE_ADR) +/* MRS */ +#define A64_MRS_TPIDR_EL1(Rt) \ + aarch64_insn_gen_mrs(Rt, AARCH64_INSN_SYSREG_TPIDR_EL1) +#define A64_MRS_TPIDR_EL2(Rt) \ + aarch64_insn_gen_mrs(Rt, AARCH64_INSN_SYSREG_TPIDR_EL2) + #endif /* _BPF_JIT_H */ diff --git a/arch/arm64/net/bpf_jit_comp.c b/arch/arm64/net/bpf_jit_comp.c index 76b91f36c729..ed8f9716d9d5 100644 --- a/arch/arm64/net/bpf_jit_comp.c +++ b/arch/arm64/net/bpf_jit_comp.c @@ -877,6 +877,15 @@ static int build_insn(const struct bpf_insn *insn, struct jit_ctx *ctx, emit(A64_ORR(1, tmp, dst, tmp), ctx); emit(A64_MOV(1, dst, tmp), ctx); break; + } else if (insn_is_mov_percpu_addr(insn)) { + if (dst != src) + emit(A64_MOV(1, dst, src), ctx); + if (cpus_have_cap(ARM64_HAS_VIRT_HOST_EXTN)) + emit(A64_MRS_TPIDR_EL2(tmp), ctx); + else + emit(A64_MRS_TPIDR_EL1(tmp), ctx); + emit(A64_ADD(1, dst, dst, tmp), ctx); + break; } switch (insn->off) { case 0: @@ -2527,6 +2536,11 @@ bool bpf_jit_supports_arena(void) return true; } +bool bpf_jit_supports_percpu_insn(void) +{ + return true; +} + void bpf_jit_free(struct bpf_prog *prog) { if (prog->jited) { -- 2.40.1