Received: by 2002:ab2:1689:0:b0:1f7:5705:b850 with SMTP id d9csp1241274lqa; Mon, 29 Apr 2024 02:34:56 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVmQscfVOQqO/LlkTRKt1GGx/lLt/+geJ+ckQzDKonNRVsqsqnYmVwe5Ye1QZJX/7WDiBtL+oVT9CWMxxI0VnbXQn9SPmwTJcs3gOtSvw== X-Google-Smtp-Source: AGHT+IHa/h/nZuIEHcPuxOcrllE9AGzi8iXTTYjw5NQl8NwCVmz3sceKDlr8pJDQqn7sZU4V7QiG X-Received: by 2002:a05:6830:3101:b0:6eb:da6b:75 with SMTP id b1-20020a056830310100b006ebda6b0075mr10504742ots.3.1714383295965; Mon, 29 Apr 2024 02:34:55 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1714383295; cv=pass; d=google.com; s=arc-20160816; b=eFrWW07HrQ0PDdNS3uoxfWpObYQVAGfqUwtxsRuV7Gm+eMSDjZ/yPAyXv5EGt/Nq47 q8est01P1T9udHVsSR0gS7S1biynlc4Dx4m1dPaocl+PgkHhRJGRZlsKYrvdusX0ThKK kPMd3iRBF+/aeugSUKjTchJnj8uDdgFsAVOCSHpfa8WTYAIFeYahw0TJuJLJ43lsIBVU NkHW//clzWyApj3c9lMdxhZhTb1yaiaYLHIz3ZWgVE9aYBQ/ke4xg2KJc15AOBokuhYK uh13YWkVOBs8hEKoHngtA33+E3gYjL0jVQutlXRYAhJ+vU9m4jp3cduibvvSwnqX+w/9 hXRw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=rdZ8F/GDqiEM7z1edDiR9BRLozZAGfRUvE7tpQ/qyuc=; fh=YKQ3PlADAsYlnpkYg5cW1C90U3zPqDTWF5xVzL/XrGA=; b=bPv289lVLnk6+rhpSEqBcGz9D3Pf4ZW8Sdwtfcaj3VYEsjJHA1eY6+Q7AfsRxP77Vt xw3UYi3wDwmLY0qJ5VM72g3kUPOLKwsWR5cdxOL8n6rQtf+T5wFmSUJKjVrS697HrFWq qD4ad/JHxIDkUKDFGRYOkfZ+ZJ0ANCIl/Vr+1rsgOVoQ4q4JsJ3xejwLSUmmOXehm3tz fACzOqYUIFBSL7A1km7jHUE5fin/fsNzn8TZfTfFHN6gGMHiXjX4uSZzPEONrb2lii8U FP7Q5h/0I5encK25re+Xdec8SKg7uLDwRC1ektUm9igJDrZIoeq+CqmmIqRr0e71EWsh edaQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@aruba.it header.s=a1 header.b=YeLhE5yB; arc=pass (i=1 spf=pass spfdomain=engicam.com dkim=pass dkdomain=aruba.it dmarc=pass fromdomain=engicam.com); spf=pass (google.com: domain of linux-kernel+bounces-161996-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-161996-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=engicam.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id i3-20020a63e443000000b005dc8834047esi19261866pgk.422.2024.04.29.02.34.55 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 29 Apr 2024 02:34:55 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-161996-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; dkim=pass header.i=@aruba.it header.s=a1 header.b=YeLhE5yB; arc=pass (i=1 spf=pass spfdomain=engicam.com dkim=pass dkdomain=aruba.it dmarc=pass fromdomain=engicam.com); spf=pass (google.com: domain of linux-kernel+bounces-161996-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-161996-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=engicam.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 8F27B281828 for ; Mon, 29 Apr 2024 09:34:55 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 50E312E40E; Mon, 29 Apr 2024 09:34:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=aruba.it header.i=@aruba.it header.b="YeLhE5yB" Received: from smtpcmd13146.aruba.it (smtpcmd13146.aruba.it [62.149.156.146]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A754023773 for ; Mon, 29 Apr 2024 09:34:27 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=62.149.156.146 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714383271; cv=none; b=XNsQj6BtFIs1P3H/I9XPmw/3kPRGCLKTUpAH8e18QyW6/DLytPLKAWc9FSU4wBW+U2dcdw5+88Fe8yCbEo3NLqWGSQC96fldot8EWvpXhl7I0HakppEbg4I40d7ppEIVNYCH+iYEp6qlMVw11nRx3/3dpnOa0713tU7aoF7HnV4= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714383271; c=relaxed/simple; bh=Y6n/4k5Ig5o+GKzeL+hF/hcBKPycLpz4baqTGfdpEGQ=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=tE0pjVR8Sl82tl2+1DPVjBYwe4lJVNnXOpqUP38QBuxINQ7CFka3DpJgljYehGJcOe8cWIchmqDZ7AA1FmiD9EPfr3kJ59jZ/C9xceZnh/6rX0ICXa+RzX41bFfCBXUZf1vgVrBO2DC3OeZdaAyj0gn00DO7Hp7L/hNQE4IwDbA= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=engicam.com; spf=pass smtp.mailfrom=engicam.com; dkim=pass (2048-bit key) header.d=aruba.it header.i=@aruba.it header.b=YeLhE5yB; arc=none smtp.client-ip=62.149.156.146 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=engicam.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=engicam.com Received: from engicam.com ([146.241.8.107]) by Aruba Outgoing Smtp with ESMTPSA id 1NLxsVDmQ8U421NLysOAiD; Mon, 29 Apr 2024 11:31:19 +0200 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=aruba.it; s=a1; t=1714383079; bh=Y6n/4k5Ig5o+GKzeL+hF/hcBKPycLpz4baqTGfdpEGQ=; h=From:To:Subject:Date:MIME-Version; b=YeLhE5yBo9lU/ylFcSnqPhfknPN3GZILM4udg5NNn/lML7jgEtcgV8oOhPDGJ1b3u uGQm/TpWq1/4yZeaFoezuiZWnBL3FR28i2jKr8c+t/ZmKuxyv6tI2ujZTwpRksL/5P 6G51p+iQ9NYAMQcPMvYrEo40IDq6RvdnkuRhGP69FnPieGFzbYrZIJ0azvvilUk6FP Egron18aDeULWXKbDQ7Af7qKm8rgIHFo0g3F1vMFDR+ENopD4XufX0hbePLxgLC5jJ AJVs1zifmHMZNGf/TasvbbgyFF3ZUw7Eje4UkIlfAiJfxTvbLQjsiveibbmvXnYWOB 6yz33FcHpc12g== From: Fabio Aiuto To: Shawn Guo , Sascha Hauer , Krzysztof Kozlowski , Rob Herring , Conor Dooley Cc: devicetree@vger.kernel.org, imx@lists.linux.dev, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, Fabio Aiuto , Matteo Lisi , Mirko Ardinghi , Peng Fan Subject: [PATCH v8 2/3] arm64: dts: imx93: add Engicam i.Core MX93 SoM Date: Mon, 29 Apr 2024 11:31:15 +0200 Message-Id: <20240429093116.9346-3-fabio.aiuto@engicam.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240429093116.9346-1-fabio.aiuto@engicam.com> References: <20240429093116.9346-1-fabio.aiuto@engicam.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit X-CMAE-Envelope: MS4xfHibUBq6QL/vLnREt8AOC318HZbqxhIGukr5XMbZh3ZHrsXMKwRGzAAyj9rh00mb0zQdMEUD5BG5Il89FObojCBQRgmXrKYiIEGiet716fRt6PfX9gWL xcShxd9mECBt0p1KFx5vJviBqzLx2KPKQTJXCTocccLHt7QAc1IgDvTtsFklWbM4Ygcum7uUF31eiLRzAmaPC0CjnI01W+trUqMlB8OnWtInSK+c4HekAaKr n88tzZNS1egnh3QIwq+y3z5bTie4bk9zFP1b2DTpQDshN0ls2qcuHgM5xdbJVs5CViPcBTcUwVwA1zGZIs/kdhkOIu5XXujvDcJGJFYL4YAvu/Q7KYZ6qMt3 BH2sd7/9K041ScM85oHQPK4+M6Rnyd3WrgrQ+GcDkbJLRx2dwEq3R1qzjUgK90CngZ4GJgeMSVZ25ztj7dUHvEa9majCE7NWuTe3dewiNmjztxhJxhxiuPE1 MqoCnw7bOlHmzhFVT9852BdVAqq2ek9fMtq7mDKTL91SP3ROeQqs8TOMNnyRdcR+mMtCjKzL7R7WEXkqkirS4lIyQJhc8iWxgbKo7GX7zVyvbJ6jOloMuoeb 19dUiGaVNoh2fSVSGWpQWnzgdcPKF7rLdMNOZ3e2pyYh+A== i.Core MX93 is a NXP i.MX93 based EDIMM SoM by Engicam. Main features: CPU: NXP i.MX 93 MEMORY: Up to 2GB LPDDR4 NETWORKING: 2x Gb Ethernet USB: USB OTG 2.0, USB HOST 2.0 STORAGE: eMMC starting from 4GB PERIPHERALS: UART, I2C, SPI, CAN, SDIO, GPIO The i.Core MX93 needs to be mounted on top of Engicam baseboards to work. Add devicetree include file. Cc: Matteo Lisi Cc: Mirko Ardinghi Reviewed-by: Peng Fan Signed-off-by: Fabio Aiuto --- v5 ---> v8: - no changes v4 ---> v5: - added Reviewed-by tag - fixed line wrapping in commit msg - fixed indentation, dropped newlines, reordered property v3 ---> v4: - no changes v2 ---> v3: - added wdog_b-warm-reset property in pmic v1 ---> v2: - remove unneeded include .../boot/dts/freescale/imx93-icore-mx93.dtsi | 269 ++++++++++++++++++ 1 file changed, 269 insertions(+) create mode 100644 arch/arm64/boot/dts/freescale/imx93-icore-mx93.dtsi diff --git a/arch/arm64/boot/dts/freescale/imx93-icore-mx93.dtsi b/arch/arm64/boot/dts/freescale/imx93-icore-mx93.dtsi new file mode 100644 index 000000000000..9c97b620ccfc --- /dev/null +++ b/arch/arm64/boot/dts/freescale/imx93-icore-mx93.dtsi @@ -0,0 +1,269 @@ +// SPDX-License-Identifier: (GPL-2.0+ OR MIT) +/* + * Copyright 2022 NXP + * Copyright 2024 Engicam s.r.l. + */ + +/dts-v1/; + +#include "imx93.dtsi" + +/ { + model = "Engicam i.Core MX93 SoM"; + compatible = "engicam,icore-mx93", "fsl,imx93"; + + reg_vref_1v8: regulator-adc-vref { + compatible = "regulator-fixed"; + regulator-name = "vref_1v8"; + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <1800000>; + }; +}; + +&adc1 { + vref-supply = <®_vref_1v8>; + status = "okay"; +}; + +&eqos { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_eqos>; + phy-mode = "rgmii-id"; + phy-handle = <ðphy1>; + status = "okay"; + + mdio { + compatible = "snps,dwmac-mdio"; + #address-cells = <1>; + #size-cells = <0>; + + ethphy1: ethernet-phy@7 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <7>; + }; + }; +}; + +&fec { + pinctrl-names = "default"; + pinctrl-0 = <&pinctrl_fec>; + phy-mode = "rgmii-id"; + phy-handle = <ðphy2>; + fsl,magic-packet; + status = "okay"; + + mdio { + #address-cells = <1>; + #size-cells = <0>; + + ethphy2: ethernet-phy@7 { + compatible = "ethernet-phy-ieee802.3-c22"; + reg = <7>; + }; + }; +}; + +&lpi2c2 { + #address-cells = <1>; + #size-cells = <0>; + clock-frequency = <400000>; + pinctrl-names = "default", "sleep"; + pinctrl-0 = <&pinctrl_lpi2c2>; + pinctrl-1 = <&pinctrl_lpi2c2>; + status = "okay"; + + pmic@25 { + compatible = "nxp,pca9451a"; + reg = <0x25>; + interrupt-parent = <&gpio2>; + interrupts = <15 IRQ_TYPE_LEVEL_LOW>; + nxp,wdog_b-warm-reset; + + regulators { + buck1: BUCK1 { + regulator-name = "BUCK1"; + regulator-min-microvolt = <600000>; + regulator-max-microvolt = <2187500>; + regulator-boot-on; + regulator-always-on; + regulator-ramp-delay = <3125>; + }; + + buck2: BUCK2 { + regulator-name = "BUCK2"; + regulator-min-microvolt = <600000>; + regulator-max-microvolt = <2187500>; + regulator-boot-on; + regulator-always-on; + regulator-ramp-delay = <3125>; + }; + + buck4: BUCK4{ + regulator-name = "BUCK4"; + regulator-min-microvolt = <600000>; + regulator-max-microvolt = <3400000>; + regulator-boot-on; + regulator-always-on; + }; + + buck5: BUCK5{ + regulator-name = "BUCK5"; + regulator-min-microvolt = <600000>; + regulator-max-microvolt = <3400000>; + regulator-boot-on; + regulator-always-on; + }; + + buck6: BUCK6 { + regulator-name = "BUCK6"; + regulator-min-microvolt = <600000>; + regulator-max-microvolt = <3400000>; + regulator-boot-on; + regulator-always-on; + }; + + ldo1: LDO1 { + regulator-name = "LDO1"; + regulator-min-microvolt = <1600000>; + regulator-max-microvolt = <3300000>; + regulator-boot-on; + regulator-always-on; + }; + + ldo2: LDO2 { + regulator-name = "LDO2"; + regulator-min-microvolt = <800000>; + regulator-max-microvolt = <1150000>; + regulator-boot-on; + regulator-always-on; + }; + + ldo3: LDO3 { + regulator-name = "LDO3"; + regulator-min-microvolt = <800000>; + regulator-max-microvolt = <3300000>; + regulator-boot-on; + regulator-always-on; + }; + + ldo4: LDO4 { + regulator-name = "LDO4"; + regulator-min-microvolt = <800000>; + regulator-max-microvolt = <3300000>; + regulator-boot-on; + regulator-always-on; + }; + + ldo5: LDO5 { + regulator-name = "LDO5"; + regulator-min-microvolt = <1800000>; + regulator-max-microvolt = <3300000>; + regulator-boot-on; + regulator-always-on; + }; + }; + }; +}; + +&usdhc1 { + pinctrl-names = "default", "state_100mhz", "state_200mhz"; + pinctrl-0 = <&pinctrl_usdhc1>; + pinctrl-1 = <&pinctrl_usdhc1>; + pinctrl-2 = <&pinctrl_usdhc1>; + bus-width = <8>; + non-removable; + status = "okay"; +}; + +&usdhc2 {/*SD Card*/ + pinctrl-names = "default", "state_100mhz", "state_200mhz"; + pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + pinctrl-1 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + pinctrl-2 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>; + cd-gpios = <&gpio3 00 GPIO_ACTIVE_LOW>; + bus-width = <4>; + no-1-8-v; + max-frequency = <25000000>; + status = "okay"; +}; + +&iomuxc { + pinctrl_eqos: eqosgrp { + fsl,pins = < + MX93_PAD_ENET1_MDC__ENET_QOS_MDC 0x53e + MX93_PAD_ENET1_MDIO__ENET_QOS_MDIO 0x53e + MX93_PAD_ENET1_RD0__ENET_QOS_RGMII_RD0 0x53e + MX93_PAD_ENET1_RD1__ENET_QOS_RGMII_RD1 0x53e + MX93_PAD_ENET1_RD2__ENET_QOS_RGMII_RD2 0x53e + MX93_PAD_ENET1_RD3__ENET_QOS_RGMII_RD3 0x53e + MX93_PAD_ENET1_RXC__CCM_ENET_QOS_CLOCK_GENERATE_RX_CLK 0x53e + MX93_PAD_ENET1_RX_CTL__ENET_QOS_RGMII_RX_CTL 0x53e + MX93_PAD_ENET1_TD0__ENET_QOS_RGMII_TD0 0x53e + MX93_PAD_ENET1_TD1__ENET_QOS_RGMII_TD1 0x53e + MX93_PAD_ENET1_TD2__ENET_QOS_RGMII_TD2 0x53e + MX93_PAD_ENET1_TD3__ENET_QOS_RGMII_TD3 0x53e + MX93_PAD_ENET1_TXC__CCM_ENET_QOS_CLOCK_GENERATE_TX_CLK 0x53e + MX93_PAD_ENET1_TX_CTL__ENET_QOS_RGMII_TX_CTL 0x53e + >; + }; + + pinctrl_fec: fecgrp { + fsl,pins = < + MX93_PAD_ENET2_MDC__ENET1_MDC 0x57e + MX93_PAD_ENET2_MDIO__ENET1_MDIO 0x57e + MX93_PAD_ENET2_RD0__ENET1_RGMII_RD0 0x57e + MX93_PAD_ENET2_RD1__ENET1_RGMII_RD1 0x57e + MX93_PAD_ENET2_RD2__ENET1_RGMII_RD2 0x57e + MX93_PAD_ENET2_RD3__ENET1_RGMII_RD3 0x57e + MX93_PAD_ENET2_RXC__ENET1_RGMII_RXC 0x5fe + MX93_PAD_ENET2_RX_CTL__ENET1_RGMII_RX_CTL 0x57e + MX93_PAD_ENET2_TD0__ENET1_RGMII_TD0 0x57e + MX93_PAD_ENET2_TD1__ENET1_RGMII_TD1 0x57e + MX93_PAD_ENET2_TD2__ENET1_RGMII_TD2 0x57e + MX93_PAD_ENET2_TD3__ENET1_RGMII_TD3 0x57e + MX93_PAD_ENET2_TXC__ENET1_RGMII_TXC 0x5fe + MX93_PAD_ENET2_TX_CTL__ENET1_RGMII_TX_CTL 0x57e + >; + }; + + pinctrl_lpi2c2: lpi2c2grp { + fsl,pins = < + MX93_PAD_I2C2_SCL__LPI2C2_SCL 0x40000b9e + MX93_PAD_I2C2_SDA__LPI2C2_SDA 0x40000b9e + >; + }; + + pinctrl_usdhc1: usdhc1grp { + fsl,pins = < + MX93_PAD_SD1_CLK__USDHC1_CLK 0x15fe + MX93_PAD_SD1_CMD__USDHC1_CMD 0x13fe + MX93_PAD_SD1_DATA0__USDHC1_DATA0 0x13fe + MX93_PAD_SD1_DATA1__USDHC1_DATA1 0x13fe + MX93_PAD_SD1_DATA2__USDHC1_DATA2 0x13fe + MX93_PAD_SD1_DATA3__USDHC1_DATA3 0x13fe + MX93_PAD_SD1_DATA4__USDHC1_DATA4 0x13fe + MX93_PAD_SD1_DATA5__USDHC1_DATA5 0x13fe + MX93_PAD_SD1_DATA6__USDHC1_DATA6 0x13fe + MX93_PAD_SD1_DATA7__USDHC1_DATA7 0x13fe + MX93_PAD_SD1_STROBE__USDHC1_STROBE 0x15fe + >; + }; + + pinctrl_usdhc2: usdhc2grp { + fsl,pins = < + MX93_PAD_SD2_CLK__USDHC2_CLK 0x170e + MX93_PAD_SD2_CMD__USDHC2_CMD 0x130e + MX93_PAD_SD2_DATA0__USDHC2_DATA0 0x130e + MX93_PAD_SD2_DATA1__USDHC2_DATA1 0x130e + MX93_PAD_SD2_DATA2__USDHC2_DATA2 0x130e + MX93_PAD_SD2_DATA3__USDHC2_DATA3 0x130e + MX93_PAD_SD2_VSELECT__USDHC2_VSELECT 0x51e + >; + }; + + pinctrl_usdhc2_gpio: usdhc2gpiogrp { + fsl,pins = < + MX93_PAD_SD2_CD_B__GPIO3_IO00 0x31e + >; + }; +}; -- 2.34.1