Received: by 2002:ab2:60d1:0:b0:1f7:5705:b850 with SMTP id i17csp998940lqm; Thu, 2 May 2024 02:04:38 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVtoLi0kM9IZChI7xji9OjlI0tDIKiaM0lWdN41V2yNndWEKjkzkHCrbwgYqK2ecMphJnJVPrDNWi84wZFjxcNKDulHf44lq7dKkmqetA== X-Google-Smtp-Source: AGHT+IFulQmxJb+2xcm3qBDBUl0wf13U8HEaoIEm//qqWhTqc7DGnXjTm1mcAYKr8lZE39Q2GQ3E X-Received: by 2002:a05:6a00:3d43:b0:6eb:3c2d:76e0 with SMTP id lp3-20020a056a003d4300b006eb3c2d76e0mr2059693pfb.11.1714640678150; Thu, 02 May 2024 02:04:38 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1714640678; cv=pass; d=google.com; s=arc-20160816; b=keyW1hZ6ITIzv1iKZGCKHg/TYltGYtZFchaHyt4I95r+ULJGhp09jI1lUSkR5hJmxG ZhHQXCOKwoAFo1dRH+qWkeAZpdGx9bVnJdHVf17o3p85MmVdD9lhqjpMmg72fNtQ7sqo I/L905uHPD1qkDdffJbwOZmp9wzKAhg7kA8tGcFETYixgDEa9GFbE62Tgc110Q6R0YPj Y7uFqW0Ciiizph1sIQ3aSaRwLd4+0G7yNdWupIRHCHC8U9CAwx02DBnJeoyMQEDhqnEj KUGwVXjCKPORWix0AsIcqO15OLOwAcFeSsXKkTEXE/GgQ8qYEte38tvyapU/cH9eWc1w ZqZQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=dUhP1JRQDIoFUufdDjT1Cnc9UMhNoZA4QjK7m1Sbuzw=; fh=P+a6pvNdHG+oj/d2sya+cH6vhZe794tUXbF6pozkFno=; b=T3XA5PfrXBYvOmsjWd1RKBnTuDd8a//0C81OLHEbQxgdNw9o6c1g881LFDgG360WjX eay98Chp5Fb5rzg3/d5ijm4zEVaJhUVs8TMDqc66s+bGJqsQRjBV8NH4s/ldSZ6J0gtm WT3ztZ+BzUf7e6UmamrEBkDnYHD5n0Xu8U5rXAJ0Xt79To0Ow/RJMnfHcLs2vsemzlrY BvHKkXLJTFhKxjDJ9CrG/dv4jTkw40d7wkygjUknFmbR3ArVEeEc0YOaIyzfk/u7OMxi CsRD2XyYNSusbo54RdBbtLVy6LMoiTq/lG31LeEsQJXJJvj/3VGMXN/n7WmU80Z9i+Wm vaTQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=kw4+3bxU; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-166171-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-166171-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [139.178.88.99]) by mx.google.com with ESMTPS id be23-20020a056a001f1700b006e628dd06efsi678421pfb.260.2024.05.02.02.04.37 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Thu, 02 May 2024 02:04:38 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-166171-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) client-ip=139.178.88.99; Authentication-Results: mx.google.com; dkim=pass header.i=@quicinc.com header.s=qcppdkim1 header.b=kw4+3bxU; arc=pass (i=1 spf=pass spfdomain=quicinc.com dkim=pass dkdomain=quicinc.com dmarc=pass fromdomain=quicinc.com); spf=pass (google.com: domain of linux-kernel+bounces-166171-linux.lists.archive=gmail.com@vger.kernel.org designates 139.178.88.99 as permitted sender) smtp.mailfrom="linux-kernel+bounces-166171-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=quicinc.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id AAC132815DB for ; Thu, 2 May 2024 09:04:34 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id C45B3537E7; Thu, 2 May 2024 09:04:05 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b="kw4+3bxU" Received: from mx0a-0031df01.pphosted.com (mx0a-0031df01.pphosted.com [205.220.168.131]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 6A59F5025A; Thu, 2 May 2024 09:04:03 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=205.220.168.131 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714640644; cv=none; b=bOwYn2mwKmPJpq4Q1TXze9b5sc1h5l87YfY8CFl36BSuI2VUGY8sclUWF3UOrKOtMfcabZDfjnFme8QAfDJf//JEQ5w9gKM2LC+TipceW6hbUSKAOwcIMZYW1WbXWZlwMsKxwi6+1TkAh/g8wPFuoZKEdJCGPAmPBrigOxKJdEw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714640644; c=relaxed/simple; bh=W5SmV7WXw5lJR/+adKBzqeWyayHZTu6CMLTd9waL4eg=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=Xkku3Nxg3fkWpO3uz6RyMjtzmReCQLjm8Thw57NjZ1vxWK00yD4yuDIxFNyFzz7YBl77wIWdgn03EXAre5LtNGTNl1N65AsVkt0H46dksgMMqL7AKZu7644Y9TH1jacqkiZ7qE3TyXK0scZ7oxXdCnmfVMa6sPy9i9UNpTAsvWM= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com; spf=pass smtp.mailfrom=quicinc.com; dkim=pass (2048-bit key) header.d=quicinc.com header.i=@quicinc.com header.b=kw4+3bxU; arc=none smtp.client-ip=205.220.168.131 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=quicinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=quicinc.com Received: from pps.filterd (m0279863.ppops.net [127.0.0.1]) by mx0a-0031df01.pphosted.com (8.18.1.2/8.18.1.2) with ESMTP id 4427jKvU007935; Thu, 2 May 2024 09:03:55 GMT DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=quicinc.com; h= from:to:cc:subject:date:message-id:in-reply-to:references :mime-version:content-transfer-encoding:content-type; s= qcppdkim1; bh=dUhP1JRQDIoFUufdDjT1Cnc9UMhNoZA4QjK7m1Sbuzw=; b=kw 4+3bxUzMIgYKvwyZ9pkQ1DeMaIJ3Y8D1SFw7FrsDRatoGJ3zPyJygqioVsLpMIqm JGQFALPaN8oiWbIzKTsoLBALvTq/8WL9b5swoX5oxaYcc0nlfSPUfWjs4xQujA3F D1LJD6ZhmkcUodUD7qH1A0ZgpxEJWpvy279yxzKZ6PbRtemkGk3XMFO5lO6qpex7 U8vniIOjp0iVIp9pg92aYdV5CUSZKnzIPLyynMURd31w79bBtlpXdeZHJPahOiHi ZGAuTk/TWH8fQxpdkyfMeATJlBqLnJ01t/Gv0fL9Ub+xfNAM7AL1Z+GcMlOd44al dfIbGEvhM/ADywD7h7kg== Received: from nalasppmta05.qualcomm.com (Global_NAT1.qualcomm.com [129.46.96.20]) by mx0a-0031df01.pphosted.com (PPS) with ESMTPS id 3xv6q0r4mp-1 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 02 May 2024 09:03:55 +0000 (GMT) Received: from nalasex01b.na.qualcomm.com (nalasex01b.na.qualcomm.com [10.47.209.197]) by NALASPPMTA05.qualcomm.com (8.17.1.5/8.17.1.5) with ESMTPS id 44293saL004483 (version=TLSv1.2 cipher=ECDHE-RSA-AES256-GCM-SHA384 bits=256 verify=NOT); Thu, 2 May 2024 09:03:54 GMT Received: from hu-kbajaj-hyd.qualcomm.com (10.80.80.8) by nalasex01b.na.qualcomm.com (10.47.209.197) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1544.9; Thu, 2 May 2024 02:03:49 -0700 From: Komal Bajaj To: Bjorn Andersson , Konrad Dybcio , Rob Herring , "Krzysztof Kozlowski" , Conor Dooley CC: , , , Bjorn Andersson , , , Jack Pham , Krishna Kurapati PSSNV , Komal Bajaj , Amrit Anand Subject: [PATCH v3 1/3] arm64: dts: qcom: qdu1000: Add USB3 and PHY support Date: Thu, 2 May 2024 14:33:24 +0530 Message-ID: <20240502090326.21489-2-quic_kbajaj@quicinc.com> X-Mailer: git-send-email 2.42.0 In-Reply-To: <20240502090326.21489-1-quic_kbajaj@quicinc.com> References: <20240502090326.21489-1-quic_kbajaj@quicinc.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain X-ClientProxiedBy: nasanex01a.na.qualcomm.com (10.52.223.231) To nalasex01b.na.qualcomm.com (10.47.209.197) X-QCInternal: smtphost X-Proofpoint-Virus-Version: vendor=nai engine=6200 definitions=5800 signatures=585085 X-Proofpoint-ORIG-GUID: vGjxNo0a_phl0zDMXP2IGUYb5eEfr6FK X-Proofpoint-GUID: vGjxNo0a_phl0zDMXP2IGUYb5eEfr6FK X-Proofpoint-Virus-Version: vendor=baseguard engine=ICAP:2.0.293,Aquarius:18.0.1011,Hydra:6.0.650,FMLib:17.11.176.26 definitions=2024-05-01_16,2024-05-02_01,2023-05-22_02 X-Proofpoint-Spam-Details: rule=outbound_notspam policy=outbound score=0 impostorscore=0 lowpriorityscore=0 bulkscore=0 priorityscore=1501 spamscore=0 mlxlogscore=999 malwarescore=0 phishscore=0 adultscore=0 clxscore=1015 mlxscore=0 suspectscore=0 classifier=spam adjust=0 reason=mlx scancount=1 engine=8.19.0-2404010003 definitions=main-2405020053 Add devicetree nodes for enabling USB3 controller, Qcom QMP PHY and SNPS HS PHY on QDU1000/QRU1000 SoCs. Also add required pins for USB, so that the interface can work reliably. Co-developed-by: Amrit Anand Signed-off-by: Amrit Anand Signed-off-by: Komal Bajaj --- arch/arm64/boot/dts/qcom/qdu1000.dtsi | 120 ++++++++++++++++++++++++++ 1 file changed, 120 insertions(+) diff --git a/arch/arm64/boot/dts/qcom/qdu1000.dtsi b/arch/arm64/boot/dts/qcom/qdu1000.dtsi index 832f472c4b7a..72ff94ce5ad4 100644 --- a/arch/arm64/boot/dts/qcom/qdu1000.dtsi +++ b/arch/arm64/boot/dts/qcom/qdu1000.dtsi @@ -6,6 +6,8 @@ #include #include #include +#include +#include #include #include #include @@ -913,6 +915,124 @@ opp-384000000 { }; }; + usb_1_hsphy: phy@88e3000 { + compatible = "qcom,qdu1000-usb-hs-phy", + "qcom,usb-snps-hs-7nm-phy"; + reg = <0x0 0x088e3000 0x0 0x120>; + #phy-cells = <0>; + + clocks =<&gcc GCC_USB2_CLKREF_EN>; + clock-names = "ref"; + + resets = <&gcc GCC_QUSB2PHY_PRIM_BCR>; + + status = "disabled"; + }; + + usb_1_qmpphy: phy@88e5000 { + compatible = "qcom,qdu1000-qmp-usb3-uni-phy"; + reg = <0x0 0x088e5000 0x0 0x2000>; + + clocks = <&gcc GCC_USB3_PRIM_PHY_AUX_CLK>, + <&gcc GCC_USB2_CLKREF_EN>, + <&gcc GCC_USB3_PRIM_PHY_COM_AUX_CLK>, + <&gcc GCC_USB3_PRIM_PHY_PIPE_CLK>; + clock-names = "aux", + "ref", + "com_aux", + "pipe"; + + resets = <&gcc GCC_USB3_PHY_PRIM_BCR>, + <&gcc GCC_USB3PHY_PHY_PRIM_BCR>; + reset-names = "phy", + "phy_phy"; + + #clock-cells = <0>; + clock-output-names = "usb3_uni_phy_pipe_clk_src"; + + #phy-cells = <0>; + + status = "disabled"; + }; + + usb_1: usb@a6f8800 { + compatible = "qcom,qdu1000-dwc3", "qcom,dwc3"; + reg = <0 0x0a6f8800 0 0x400>; + #address-cells = <2>; + #size-cells = <2>; + ranges; + + clocks = <&gcc GCC_CFG_NOC_USB3_PRIM_AXI_CLK>, + <&gcc GCC_USB30_PRIM_MASTER_CLK>, + <&gcc GCC_USB30_PRIM_SLEEP_CLK>, + <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>; + clock-names = "cfg_noc", + "core", + "sleep", + "mock_utmi"; + + assigned-clocks = <&gcc GCC_USB30_PRIM_MOCK_UTMI_CLK>, + <&gcc GCC_USB30_PRIM_MASTER_CLK>; + assigned-clock-rates = <19200000>, <200000000>; + + interrupts-extended = <&intc GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 6 IRQ_TYPE_LEVEL_HIGH>, + <&pdc 8 IRQ_TYPE_EDGE_RISING>, + <&pdc 9 IRQ_TYPE_EDGE_RISING>; + interrupt-names = "hs_phy_irq", + "ss_phy_irq", + "dp_hs_phy_irq", + "dm_hs_phy_irq"; + + power-domains = <&gcc USB30_PRIM_GDSC>; + required-opps = <&rpmhpd_opp_nom>; + + resets = <&gcc GCC_USB30_PRIM_BCR>; + + interconnects = <&system_noc MASTER_USB3 QCOM_ICC_TAG_ALWAYS + &mc_virt SLAVE_EBI1 QCOM_ICC_TAG_ALWAYS>, + <&gem_noc MASTER_APPSS_PROC QCOM_ICC_TAG_ALWAYS + &system_noc SLAVE_USB3_0 QCOM_ICC_TAG_ALWAYS>; + + interconnect-names = "usb-ddr", + "apps-usb"; + + status = "disabled"; + + usb_1_dwc3: usb@a600000 { + compatible = "snps,dwc3"; + reg = <0 0x0a600000 0 0xcd00>; + interrupts = ; + + iommus = <&apps_smmu 0xc0 0x0>; + snps,dis_u2_susphy_quirk; + snps,dis_enblslpm_quirk; + phys = <&usb_1_hsphy>, + <&usb_1_qmpphy>; + phy-names = "usb2-phy", + "usb3-phy"; + + ports { + #address-cells = <1>; + #size-cells = <0>; + + port@0 { + reg = <0>; + + usb_1_dwc3_hs: endpoint { + }; + }; + + port@1 { + reg = <1>; + + usb_1_dwc3_ss: endpoint { + }; + }; + }; + }; + }; + pdc: interrupt-controller@b220000 { compatible = "qcom,qdu1000-pdc", "qcom,pdc"; reg = <0x0 0xb220000 0x0 0x30000>, <0x0 0x174000f0 0x0 0x64>; -- 2.42.0