Received: by 2002:ab2:7b86:0:b0:1f7:5705:b850 with SMTP id q6csp1199422lqh; Sun, 5 May 2024 23:01:59 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUGZ14l62/l1TnA+N/yUzhClN28SvZCFljYIsJrQ4wcTKgkpGzqVY5oFMBK8/v6cwqjujhxcBwaBayR28XC+AeZhoVBp+jC2ucCAhVjbw== X-Google-Smtp-Source: AGHT+IHpdQtyxOq56HPyQcHg6HyDmjOr/1PQjGPLRr6Gc9k/ef/GoCROCEy8fRE6XSjFK3jQZb67 X-Received: by 2002:a17:907:da2:b0:a59:ca9c:4de9 with SMTP id go34-20020a1709070da200b00a59ca9c4de9mr2002017ejc.76.1714975318794; Sun, 05 May 2024 23:01:58 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1714975318; cv=pass; d=google.com; s=arc-20160816; b=SSYeZNxGkQVWv5NlB3dtjODYnzX7n7IzxdUvskz90wpQ1NL76bmcuWalJ40+UjNCMn Ax2s67WoCFupIvA4mOF0GnxgUHYclZbpFbJbBN6isKs6vWCOpHrFuDBeYYnl7SMjOUYx lgfgZvlUGwxHOWIQf0YI/7deG8I2CRNCaXR0A8q7y8e3MOxBHtYtNJvJMx/49Tfu8737 +aTfyv9bgD16T2ozsFmf7V+SxQf/sHKhymy/KxkH16buCkN7ZqjnzTVWZcRadldEgYP+ jBRBRuyT6qu3uVghp3Uu/oDX1SThw61gIsOwdhEZMTImyjR5Ky0ZF8UtOhOFMCT93Y0d L09A== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=cc:to:in-reply-to:references:message-id:content-transfer-encoding :mime-version:list-unsubscribe:list-subscribe:list-id:precedence :subject:date:from:dkim-signature:dkim-signature; bh=K1sB7lPF4/uybKuMuPZ9LkiESZoBBU5NzfBLROum6sU=; fh=Ck0fOcHdhRzgBaHwp6SaSYBo0j21rhywV4MXv2yQ9aM=; b=bc2PtTibDk61AqEoPRUJfVXAjaArXWPQ//nqzrrQuYzKBpfCUeE7Dl4g+2iKrvctEU b+2Py556Awe8gV/c9nUnU/THYjhM2sYPZ8VdcOT5lOKqcFwgA7e+SRCLUQGDce3NCg34 FliLpAEX2uJAnctDTCSyt2dI9M5PggpSaTGlIXtK1e6Vt9Th6mignoIGt05UfWL7fgYM SLoIy2ydoI2dVqjmjOJ18eY1PhDut5z3FKMSTInYzkoXfxVaCkcQlBk9nS3eHN83Dyno cgTRXfKmNyX1nkrjyuNlPTpv0yRVzwYrFcFQ0buUt8YB1GUtZzXSK2Ypi7/DauKp/lnW /2eQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@tq-group.com header.s=key1 header.b=cRLHDwwN; dkim=temperror (no key for signature) header.i=@ew.tq-group.com header.s=dkim header.b="K4FA/6j2"; arc=pass (i=1 spf=pass spfdomain=ew.tq-group.com dkim=pass dkdomain=tq-group.com dmarc=pass fromdomain=ew.tq-group.com); spf=pass (google.com: domain of linux-kernel+bounces-169341-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-169341-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=tq-group.com Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [2604:1380:4601:e00::3]) by mx.google.com with ESMTPS id fi10-20020a170906da0a00b00a59cac1fe57si1041975ejb.766.2024.05.05.23.01.58 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sun, 05 May 2024 23:01:58 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-169341-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) client-ip=2604:1380:4601:e00::3; Authentication-Results: mx.google.com; dkim=pass header.i=@tq-group.com header.s=key1 header.b=cRLHDwwN; dkim=temperror (no key for signature) header.i=@ew.tq-group.com header.s=dkim header.b="K4FA/6j2"; arc=pass (i=1 spf=pass spfdomain=ew.tq-group.com dkim=pass dkdomain=tq-group.com dmarc=pass fromdomain=ew.tq-group.com); spf=pass (google.com: domain of linux-kernel+bounces-169341-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:4601:e00::3 as permitted sender) smtp.mailfrom="linux-kernel+bounces-169341-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=tq-group.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 5A2E81F210E7 for ; Mon, 6 May 2024 06:01:58 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 2DFBA1422AF; Mon, 6 May 2024 06:00:24 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=tq-group.com header.i=@tq-group.com header.b="cRLHDwwN"; dkim=fail reason="key not found in DNS" (0-bit key) header.d=ew.tq-group.com header.i=@ew.tq-group.com header.b="K4FA/6j2" Received: from mx1.tq-group.com (mx1.tq-group.com [93.104.207.81]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 460164AEF7; Mon, 6 May 2024 06:00:19 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=93.104.207.81 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714975223; cv=none; b=AX9L2dirMWpx2z1CR3ZWahlsyjAgcPB4bCQXp/pxzf6bBwM1Q03gN2+JXBHvdnS4HJwn1+W0QzxkSlNbHxXB9UE61yyr2pWAeEVlGpzr7SrwMOSwcG0WFeaV684rp87t2MQnfeRp4+HYAjTBca2GqdziLNfodqY7n4GJf89xGtY= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1714975223; c=relaxed/simple; bh=zpReWPDWnJPZSQwgBcrBsplUbkSPT5bkXuwcoqiJqBQ=; h=From:Date:Subject:MIME-Version:Content-Type:Message-Id:References: In-Reply-To:To:Cc; b=hQul/R7U5kioTiI+2RDxXGL2lhyChiGeW5DsMLkZeOSynjrj5hgMoKipMrfFFiBwdadZBX6evrJwSzjyUprB7ZV09MHsrdnZLw7nIuneXcX4nN4oKVw6Wv2VTzezyA2K7V2q4tkc11xE+vQwz4uzktWU0sslzvQLVCwLy53i+Uo= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=ew.tq-group.com; spf=pass smtp.mailfrom=ew.tq-group.com; dkim=pass (2048-bit key) header.d=tq-group.com header.i=@tq-group.com header.b=cRLHDwwN; dkim=fail (0-bit key) header.d=ew.tq-group.com header.i=@ew.tq-group.com header.b=K4FA/6j2 reason="key not found in DNS"; arc=none smtp.client-ip=93.104.207.81 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=ew.tq-group.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=ew.tq-group.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=tq-group.com; i=@tq-group.com; q=dns/txt; s=key1; t=1714975221; x=1746511221; h=from:date:subject:mime-version:content-transfer-encoding: message-id:references:in-reply-to:to:cc; bh=K1sB7lPF4/uybKuMuPZ9LkiESZoBBU5NzfBLROum6sU=; b=cRLHDwwNrqosoVWcYQr8IHc/XzwhRc0/gA5s75h09pZ7jE24/0cpcSmx JQTXtpXjbMvn1FP+oDFSgOJbBPnuqeVsQMsF19fuomxDtipfIJmHRI/XB TRu/OL/ZOwVGNz4AMazykTS9tkh5IX1oUaCWNFpVvsI5X+lY2KQA6UPPk RGTFqkgtNuu2J04w4dK0rXXAmuCZLEb/+8bnlauIE1k8tQ5l3RXBLsJep cYyVcOQCkSCV8kW2O0VnwcI/aC8zHiFQn1SJyb8ylSIzUVjdl0MkXXTLv Q5vYQhTsSMjeLSmoGMqMpgIHMFg3WZb2JLWT9+ZDWkiK94o7v+1v5rMbg g==; X-CSE-ConnectionGUID: pJ5CULIuTC2tWYCOi3ux9g== X-CSE-MsgGUID: 2ib0oUWRSg6MH36KZOJf1w== X-IronPort-AV: E=Sophos;i="6.07,257,1708383600"; d="scan'208";a="36751435" Received: from vmailcow01.tq-net.de ([10.150.86.48]) by mx1.tq-group.com with ESMTP; 06 May 2024 08:00:18 +0200 Received: from [127.0.0.1] (localhost [127.0.0.1]) by localhost (Mailerdaemon) with ESMTPSA id 52F1617014C; Mon, 6 May 2024 08:00:13 +0200 (CEST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=ew.tq-group.com; s=dkim; t=1714975213; h=from:subject:date:message-id:to:cc:mime-version:content-type: content-transfer-encoding:in-reply-to:references; bh=K1sB7lPF4/uybKuMuPZ9LkiESZoBBU5NzfBLROum6sU=; b=K4FA/6j2zJaRKN79OcbHg0pTAmez0iZnSFfvdOCJyb1fHUP9anUjCFaERLOhQA2aJBS+H7 KywpJEfStye7dpxbVKh7ZcA3lKiyjlu2WYdwYO5nDLzNvlJ+gr5IBKhaswkUlBmgiUJ0+z hVvoubmH1kVOetLq10w8h3Mp0lIdT1gEPU0d04MWsH4QvZ4a7KjeQX+4VRG8OpjzUtOCG3 xHQEqggC2cr4CuW57TEbOHOxwgH1MbZa9nGQFaBY8D4/rZSoExjg/kkWrT9sHpmF7TFxbb Lltgw1gRSdfAjF8Tw0RtKY3mlorpBGikOdkAA7Mor+L+jYtvlwrmAD1oGv9etA== From: Gregor Herburger Date: Mon, 06 May 2024 07:59:47 +0200 Subject: [PATCH v2 5/6] can: mcp251xfd: add gpio functionality Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit Message-Id: <20240506-mcp251xfd-gpio-feature-v2-5-615b16fa8789@ew.tq-group.com> References: <20240506-mcp251xfd-gpio-feature-v2-0-615b16fa8789@ew.tq-group.com> In-Reply-To: <20240506-mcp251xfd-gpio-feature-v2-0-615b16fa8789@ew.tq-group.com> To: Marc Kleine-Budde , Manivannan Sadhasivam , Thomas Kopp , Vincent Mailhol , "David S. Miller" , Eric Dumazet , Jakub Kicinski , Paolo Abeni , Rob Herring , Krzysztof Kozlowski , Conor Dooley Cc: linux-can@vger.kernel.org, netdev@vger.kernel.org, linux-kernel@vger.kernel.org, devicetree@vger.kernel.org, linux@ew.tq-group.com, gregor.herburger@ew.tq-group.com X-Mailer: b4 0.13.0 X-Developer-Signature: v=1; a=ed25519-sha256; t=1714975188; l=7313; i=gregor.herburger@ew.tq-group.com; s=20230829; h=from:subject:message-id; bh=zpReWPDWnJPZSQwgBcrBsplUbkSPT5bkXuwcoqiJqBQ=; b=Ga1cVakJe+rZqOztI7bS9fr99sD6mW+FFFiYUhJICnSRppL89NGHazD9/BSDIafWK+zIpEYV6 iz+4n+xKgnMAYRtp8pNNeEmej/7RUCTlzTPOPCdviuj5jcicF586bwA X-Developer-Key: i=gregor.herburger@ew.tq-group.com; a=ed25519; pk=+eRxwX7ikXwazcRjlOjj2/tbDmfVZdDLoW+xLZbQ4h4= X-Last-TLS-Session-Version: TLSv1.3 The mcp251xfd devices allow two pins to be configured as gpio. Add this functionality to driver. Signed-off-by: Gregor Herburger --- drivers/net/can/spi/mcp251xfd/mcp251xfd-core.c | 173 +++++++++++++++++++++++++ drivers/net/can/spi/mcp251xfd/mcp251xfd.h | 6 + 2 files changed, 179 insertions(+) diff --git a/drivers/net/can/spi/mcp251xfd/mcp251xfd-core.c b/drivers/net/can/spi/mcp251xfd/mcp251xfd-core.c index 4739ad80ef2a..de301f3a2f4e 100644 --- a/drivers/net/can/spi/mcp251xfd/mcp251xfd-core.c +++ b/drivers/net/can/spi/mcp251xfd/mcp251xfd-core.c @@ -16,6 +16,7 @@ #include #include #include +#include #include #include #include @@ -1768,6 +1769,172 @@ static int mcp251xfd_register_check_rx_int(struct mcp251xfd_priv *priv) return 0; } +#ifdef CONFIG_GPIOLIB +static const char * const mcp251xfd_gpio_names[] = {"GPIO0", "GPIO1"}; + +static int mcp251xfd_gpio_request(struct gpio_chip *chip, unsigned int offset) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 pin_mask = MCP251XFD_REG_IOCON_PM0 << offset; + int ret; + + if (priv->rx_int && offset == 1) { + netdev_err(priv->ndev, "Can't use GPIO 1 with RX-INT!\n"); + return -EINVAL; + } + + ret = pm_runtime_resume_and_get(priv->ndev->dev.parent); + if (ret) + return ret; + + return regmap_update_bits(priv->map_reg, MCP251XFD_REG_IOCON, + pin_mask, pin_mask); +} + +static void mcp251xfd_gpio_free(struct gpio_chip *chip, unsigned int offset) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + + pm_runtime_put(priv->ndev->dev.parent); +} + +static int mcp251xfd_gpio_get_direction(struct gpio_chip *chip, + unsigned int offset) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 mask = MCP251XFD_REG_IOCON_TRIS0 << offset; + u32 val; + + regmap_read(priv->map_reg, MCP251XFD_REG_IOCON, &val); + + if (mask & val) + return GPIO_LINE_DIRECTION_IN; + + return GPIO_LINE_DIRECTION_OUT; +} + +static int mcp251xfd_gpio_get(struct gpio_chip *chip, unsigned int offset) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 mask = MCP251XFD_REG_IOCON_GPIO0 << offset; + u32 val; + + regmap_read(priv->map_reg, MCP251XFD_REG_IOCON, &val); + + return !!(mask & val); +} + +static int mcp251xfd_gpio_get_multiple(struct gpio_chip *chip, unsigned long *mask, + unsigned long *bit) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 val; + int ret; + + ret = regmap_read(priv->map_reg, MCP251XFD_REG_IOCON, &val); + if (ret) + return ret; + + *bit = FIELD_GET(MCP251XFD_REG_IOCON_GPIO_MASK, val) & *mask; + + return 0; +} + +static int mcp251xfd_gpio_direction_output(struct gpio_chip *chip, + unsigned int offset, int value) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 dir_mask = MCP251XFD_REG_IOCON_TRIS0 << offset; + u32 val_mask = MCP251XFD_REG_IOCON_LAT0 << offset; + u32 val; + + if (value) + val = val_mask; + else + val = 0; + + return regmap_update_bits(priv->map_reg, MCP251XFD_REG_IOCON, + dir_mask | val_mask, val); +} + +static int mcp251xfd_gpio_direction_input(struct gpio_chip *chip, + unsigned int offset) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 dir_mask = MCP251XFD_REG_IOCON_TRIS0 << offset; + + return regmap_update_bits(priv->map_reg, MCP251XFD_REG_IOCON, + dir_mask, dir_mask); +} + +static void mcp251xfd_gpio_set(struct gpio_chip *chip, unsigned int offset, + int value) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 val_mask = MCP251XFD_REG_IOCON_LAT0 << offset; + u32 val; + int ret; + + if (value) + val = val_mask; + else + val = 0; + + ret = regmap_update_bits(priv->map_reg, MCP251XFD_REG_IOCON, + val_mask, val); + if (ret) + dev_warn(&priv->spi->dev, + "Failed to set GPIO %u: %d\n", offset, ret); +} + +static void mcp251xfd_gpio_set_multiple(struct gpio_chip *chip, unsigned long *mask, + unsigned long *bits) +{ + struct mcp251xfd_priv *priv = gpiochip_get_data(chip); + u32 val; + int ret; + + val = FIELD_PREP(MCP251XFD_REG_IOCON_LAT_MASK, *bits); + + ret = regmap_update_bits(priv->map_reg, MCP251XFD_REG_IOCON, + MCP251XFD_REG_IOCON_LAT_MASK, val); + if (ret) + dev_warn(&priv->spi->dev, "Failed to set GPIOs %d\n", ret); +} + +static int mcp251fdx_gpio_setup(struct mcp251xfd_priv *priv) +{ + struct gpio_chip *gc = &priv->gc; + + if (!device_property_present(&priv->spi->dev, "gpio-controller")) + return 0; + + gc->label = dev_name(&priv->spi->dev); + gc->parent = &priv->spi->dev; + gc->owner = THIS_MODULE; + gc->request = mcp251xfd_gpio_request; + gc->free = mcp251xfd_gpio_free; + gc->get_direction = mcp251xfd_gpio_get_direction; + gc->direction_output = mcp251xfd_gpio_direction_output; + gc->direction_input = mcp251xfd_gpio_direction_input; + gc->get = mcp251xfd_gpio_get; + gc->get_multiple = mcp251xfd_gpio_get_multiple; + gc->set = mcp251xfd_gpio_set; + gc->set_multiple = mcp251xfd_gpio_set_multiple; + gc->base = -1; + gc->can_sleep = true; + gc->ngpio = ARRAY_SIZE(mcp251xfd_gpio_names); + gc->names = mcp251xfd_gpio_names; + + return devm_gpiochip_add_data(&priv->spi->dev, gc, priv); +} +#else +static inline int mcp251fdx_gpio_setup(struct mcp251xfd_priv *priv) +{ + return 0; +} +#endif + static int mcp251xfd_register_get_dev_id(const struct mcp251xfd_priv *priv, u32 *dev_id, u32 *effective_speed_hz_slow, @@ -2141,6 +2308,12 @@ static int mcp251xfd_probe(struct spi_device *spi) if (err) goto out_free_candev; + err = mcp251fdx_gpio_setup(priv); + if (err) { + dev_err_probe(&spi->dev, err, "Failed to register gpio-controller.\n"); + goto out_free_candev; + } + err = mcp251xfd_register(priv); if (err) { dev_err_probe(&spi->dev, err, "Failed to detect %s.\n", diff --git a/drivers/net/can/spi/mcp251xfd/mcp251xfd.h b/drivers/net/can/spi/mcp251xfd/mcp251xfd.h index 75d5a8a25415..dc34da848f00 100644 --- a/drivers/net/can/spi/mcp251xfd/mcp251xfd.h +++ b/drivers/net/can/spi/mcp251xfd/mcp251xfd.h @@ -15,6 +15,7 @@ #include #include #include +#include #include #include #include @@ -337,8 +338,10 @@ #define MCP251XFD_REG_IOCON_PM0 BIT(24) #define MCP251XFD_REG_IOCON_GPIO1 BIT(17) #define MCP251XFD_REG_IOCON_GPIO0 BIT(16) +#define MCP251XFD_REG_IOCON_GPIO_MASK GENMASK(17, 16) #define MCP251XFD_REG_IOCON_LAT1 BIT(9) #define MCP251XFD_REG_IOCON_LAT0 BIT(8) +#define MCP251XFD_REG_IOCON_LAT_MASK GENMASK(9, 8) #define MCP251XFD_REG_IOCON_XSTBYEN BIT(6) #define MCP251XFD_REG_IOCON_TRIS1 BIT(1) #define MCP251XFD_REG_IOCON_TRIS0 BIT(0) @@ -660,6 +663,9 @@ struct mcp251xfd_priv { struct mcp251xfd_devtype_data devtype_data; struct can_berr_counter bec; +#ifdef CONFIG_GPIOLIB + struct gpio_chip gc; +#endif }; #define MCP251XFD_IS(_model) \ -- 2.34.1