Received: by 2002:ab2:6a05:0:b0:1f8:1780:a4ed with SMTP id w5csp2859647lqo; Tue, 14 May 2024 11:17:17 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCXUJs2YJbO3KK0XTLaIWb7uujm7vXL/EMWZJ/AX+1tIa502accie+dv+eCzF+H92XmCL7dSScIFk39zk925PQIo8HK6hxZV1OPRhUaBOg== X-Google-Smtp-Source: AGHT+IFahjeb4qsqZsOtTVe20Wj2TuYUzN/LrssT+FDjDCp+qLJpVz5e6Gh/KpRQ7HOXpAwOJuXu X-Received: by 2002:a50:d59d:0:b0:572:d4fc:cc7 with SMTP id 4fb4d7f45d1cf-5734d5c0d5bmr13075229a12.12.1715710637199; Tue, 14 May 2024 11:17:17 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1715710637; cv=pass; d=google.com; s=arc-20160816; b=ngixhT2JOsgNXVkXuDZlFS4sr4sTSFXTtvrxQxojt1Q1Srae8ll/asBSqU3xh1fii5 zybZHhCwKMs1BciJvMfWYlSH/ZsteIlNxOL8oxeQFDIdjEnS3SylBXWlxlah+BJqP0MU /7PPx0w9fSaAoJvrcGklHjyMmz+ETuCUjzKjm/A85wiwkhDP3J+Fy/YiPcKLvlDTTx26 0p2Mt6016yEqyVm8rkxewcMcgsD2cGQxtKksuMD5Y30hk/qrTM5f6leGwUZC0n9lix5T eFWsJ6k92G1ku2LIdtQOkXQVltXdk6uavYuVCI/xr/Px3TqTr5b+0q2pgKtNlwUR9OVU tSGw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=k7DbOYQw6wGAC7oVGy2aNrGXdTZGg5i1YOO3NLqee2M=; fh=KjDmgjSE69yPx1FGhpqeRx2JOD+v4w64OVHRt3WaPKM=; b=w9VfWGFeQ9pYSvezKJny6xE0Pjeg7gDJseRi6xI/3tuhHgGPt9ZOaUYwZDVHoGVfHG O/EVd7Iga0Md5845ZsBxeIeYiEsNlPceWMidV5cPeGUC2u51v1cn1PnOgof3FJ78FjjG FBsuilIrxk6KMSOks/XdcJrhZhqIFzM+D4/oZWhfxxHENNmAIOOsPrYdlyYqDCDB6wGr cpEOUb6Yjje46KqeKH2K4z3seY/wqqxSs4CxQfIiIRtbHVBMj7PrIUWRkSRZvC21zdPs ehCpbjnzG4PizpzIoNb/b+zrqJSPK0kI29du9rrTtN1J1TJjVbh1tcZAguzDIftg/Twc fsww==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@rivosinc-com.20230601.gappssmtp.com header.s=20230601 header.b=pGsqD6Ho; arc=pass (i=1 spf=pass spfdomain=rivosinc.com dkim=pass dkdomain=rivosinc-com.20230601.gappssmtp.com); spf=pass (google.com: domain of linux-kernel+bounces-179045-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-179045-linux.lists.archive=gmail.com@vger.kernel.org" Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [147.75.80.249]) by mx.google.com with ESMTPS id 4fb4d7f45d1cf-5733c3273bdsi6525905a12.375.2024.05.14.11.17.17 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 14 May 2024 11:17:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-179045-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) client-ip=147.75.80.249; Authentication-Results: mx.google.com; dkim=pass header.i=@rivosinc-com.20230601.gappssmtp.com header.s=20230601 header.b=pGsqD6Ho; arc=pass (i=1 spf=pass spfdomain=rivosinc.com dkim=pass dkdomain=rivosinc-com.20230601.gappssmtp.com); spf=pass (google.com: domain of linux-kernel+bounces-179045-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-179045-linux.lists.archive=gmail.com@vger.kernel.org" Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id BEBF81F2144D for ; Tue, 14 May 2024 18:17:16 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 72734180A8B; Tue, 14 May 2024 18:17:01 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=rivosinc-com.20230601.gappssmtp.com header.i=@rivosinc-com.20230601.gappssmtp.com header.b="pGsqD6Ho" Received: from mail-pl1-f177.google.com (mail-pl1-f177.google.com [209.85.214.177]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id B40B51802D9 for ; Tue, 14 May 2024 18:16:58 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.214.177 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715710620; cv=none; b=DaKPsLqm7qDbFB2jYC6hxCyzqRgMpq568lNVZh935EvisSHOmzaepeM88Pp0WJmKJlFpHdn+2Mk7VXNmezfxh0bw4N72foV9qYWymxDygkXOaMuW8mgV0S5sSLLBvDk1pVzIxjHr1YKf0R5UZR3AIyrejqk9Ngwg9HNkop+fru4= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1715710620; c=relaxed/simple; bh=xqKGWAgtGA4siy7e8KSIoLx0WpkJeCp7RU7dVQP5jUU=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References: MIME-Version; b=rShtgxRDdjp1irfHsVlczFOHMQz9c8vriDwlFTtd6oyUadxSmyaYyApMyRnqTsXUVZ257SHopenWyZvxgaVeIVffUsLhKsSE2MxqaK+iim56ZsSUkSpkTIf/XRqeydNGDpV1m9KV181YpNdAOvSSAYeUxHg5YcfCm7kQUCxuXe0= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=rivosinc.com; spf=pass smtp.mailfrom=rivosinc.com; dkim=pass (2048-bit key) header.d=rivosinc-com.20230601.gappssmtp.com header.i=@rivosinc-com.20230601.gappssmtp.com header.b=pGsqD6Ho; arc=none smtp.client-ip=209.85.214.177 Authentication-Results: smtp.subspace.kernel.org; dmarc=none (p=none dis=none) header.from=rivosinc.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=rivosinc.com Received: by mail-pl1-f177.google.com with SMTP id d9443c01a7336-1ee0132a6f3so44507725ad.0 for ; Tue, 14 May 2024 11:16:58 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=rivosinc-com.20230601.gappssmtp.com; s=20230601; t=1715710618; x=1716315418; darn=vger.kernel.org; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:from:to:cc:subject:date :message-id:reply-to; bh=k7DbOYQw6wGAC7oVGy2aNrGXdTZGg5i1YOO3NLqee2M=; b=pGsqD6HoYmq5+eU8NQFz4ndfy6WqpG8hpVjw5Rk4p4KXCGW6in3zYqpbELatnNcDmv 4UHZcxJUoaoAPTEHpBKdWoz0Z9gX1cxq1Bkncp6LYFtf4uuUb/epa+mmJSl7HqIOyo90 H3loSxKdD2x8bRO1C3FBImbxLA0E/MJVFFHOwjnS1zoMdq4x7qST8GKcVqGyfYW8uWYV 9YBJ00GVN0wmoGibgBdttVw/P8S2IxCTI4YFrFHtx+oh3/IyhOaOjDdn1zvGbsD0I7n2 eJXtc9wUZSqP+bJTsX1W5F4bQW1sNId6LMg+vfg4i9VqDMgoNNFOJ0YBX7wDc+9h85+V XRFg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1715710618; x=1716315418; h=content-transfer-encoding:mime-version:references:in-reply-to :message-id:date:subject:cc:to:from:x-gm-message-state:from:to:cc :subject:date:message-id:reply-to; bh=k7DbOYQw6wGAC7oVGy2aNrGXdTZGg5i1YOO3NLqee2M=; b=E3SbohPvp1Fgbw9pUHL0KDiEC4nx3X5/pcaC05++JHafgV36wTK4tsqtLfXJJBKrUg gvLjiFoTbgqrnRR5Kx0d8yxNAPP9//qMSg7LF7oAfWB42O1SQV/qPhOBGYgre1sOIOr3 rWGEhNjQ09XZYydj2g8VgU5YS0QAOs9JVTrw8tJXu41zTJ3KS4R8jtpMlJ8ELK+x4Sqj zxXsWxrKdsLwg9kNuQeQIqPC7ZEG/C7wbFgnIJnvjzuGF7oWi3r+uRNn3DSkYUD196z0 fwaUVsHvLKDLjVj/Iq7IMtEqkjX4yOGeHmUSoFpx5QJwVkpLcU71vW+SuCebI5YRLaAH 8j8A== X-Forwarded-Encrypted: i=1; AJvYcCUP+WRk2gMhOs8MRLwokyCOeJ2fyV0oJ235Nd2xT1PVcTCoGLzbbRX3IIo/RDQaRBGKKZWVmMD8b/xPch2GQAJ04lQbIstLoqJsdTYF X-Gm-Message-State: AOJu0YxjsKlvN4KNugO0rd4DEsEl64D4aGPng6vG46pre02BUqbp8rBV E554DaAzVzRo+KlOEsEFEBoXzlSV576pcXiflRUvEZayoyfESXTbO3M3elWTNQ0= X-Received: by 2002:a17:902:b58e:b0:1e0:b87f:beb4 with SMTP id d9443c01a7336-1ef43d2e972mr126375195ad.30.1715710618003; Tue, 14 May 2024 11:16:58 -0700 (PDT) Received: from tjeznach.ba.rivosinc.com ([64.71.180.162]) by smtp.gmail.com with ESMTPSA id d9443c01a7336-1ef0bad6386sm100993625ad.80.2024.05.14.11.16.56 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Tue, 14 May 2024 11:16:57 -0700 (PDT) From: Tomasz Jeznach To: Joerg Roedel , Will Deacon , Robin Murphy , Paul Walmsley Cc: Palmer Dabbelt , Albert Ou , Anup Patel , Sunil V L , Nick Kossifidis , Sebastien Boeuf , Rob Herring , Krzysztof Kozlowski , Conor Dooley , devicetree@vger.kernel.org, iommu@lists.linux.dev, linux-riscv@lists.infradead.org, linux-kernel@vger.kernel.org, linux@rivosinc.com, Tomasz Jeznach , Conor Dooley , Rob Herring Subject: [PATCH v5 1/7] dt-bindings: iommu: riscv: Add bindings for RISC-V IOMMU Date: Tue, 14 May 2024 11:16:13 -0700 Message-Id: <167a11085179f0afe5c2694c4ce070c0a615df6b.1715708679.git.tjeznach@rivosinc.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Add bindings for the RISC-V IOMMU device drivers. Co-developed-by: Anup Patel Signed-off-by: Anup Patel Reviewed-by: Conor Dooley Reviewed-by: Rob Herring (Arm) Signed-off-by: Tomasz Jeznach --- .../bindings/iommu/riscv,iommu.yaml | 147 ++++++++++++++++++ MAINTAINERS | 7 + 2 files changed, 154 insertions(+) create mode 100644 Documentation/devicetree/bindings/iommu/riscv,iommu.yaml diff --git a/Documentation/devicetree/bindings/iommu/riscv,iommu.yaml b/Documentation/devicetree/bindings/iommu/riscv,iommu.yaml new file mode 100644 index 000000000000..5d015eeb06d0 --- /dev/null +++ b/Documentation/devicetree/bindings/iommu/riscv,iommu.yaml @@ -0,0 +1,147 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/iommu/riscv,iommu.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: RISC-V IOMMU Architecture Implementation + +maintainers: + - Tomasz Jeznach + +description: | + The RISC-V IOMMU provides memory address translation and isolation for + input and output devices, supporting per-device translation context, + shared process address spaces including the ATS and PRI components of + the PCIe specification, two stage address translation and MSI remapping. + It supports identical translation table format to the RISC-V address + translation tables with page level access and protection attributes. + Hardware uses in-memory command and fault reporting queues with wired + interrupt or MSI notifications. + + Visit https://github.com/riscv-non-isa/riscv-iommu for more details. + + For information on assigning RISC-V IOMMU to its peripheral devices, + see generic IOMMU bindings. + +properties: + # For PCIe IOMMU hardware compatible property should contain the vendor + # and device ID according to the PCI Bus Binding specification. + # Since PCI provides built-in identification methods, compatible is not + # actually required. For non-PCIe hardware implementations 'riscv,iommu' + # should be specified along with 'reg' property providing MMIO location. + compatible: + oneOf: + - items: + - enum: + - qemu,riscv-iommu + - const: riscv,iommu + - items: + - enum: + - pci1efd,edf1 + - const: riscv,pci-iommu + + reg: + maxItems: 1 + description: + For non-PCI devices this represents base address and size of for the + IOMMU memory mapped registers interface. + For PCI IOMMU hardware implementation this should represent an address + of the IOMMU, as defined in the PCI Bus Binding reference. + + '#iommu-cells': + const: 1 + description: + The single cell describes the requester id emitted by a master to the + IOMMU. + + interrupts: + minItems: 1 + maxItems: 4 + description: + Wired interrupt vectors available for RISC-V IOMMU to notify the + RISC-V HARTS. The cause to interrupt vector is software defined + using IVEC IOMMU register. + + msi-parent: true + + power-domains: + maxItems: 1 + +required: + - compatible + - reg + - '#iommu-cells' + +additionalProperties: false + +examples: + - |+ + /* Example 1 (IOMMU device with wired interrupts) */ + #include + + iommu1: iommu@1bccd000 { + compatible = "qemu,riscv-iommu", "riscv,iommu"; + reg = <0x1bccd000 0x1000>; + interrupt-parent = <&aplic_smode>; + interrupts = <32 IRQ_TYPE_LEVEL_HIGH>, + <33 IRQ_TYPE_LEVEL_HIGH>, + <34 IRQ_TYPE_LEVEL_HIGH>, + <35 IRQ_TYPE_LEVEL_HIGH>; + #iommu-cells = <1>; + }; + + /* Device with two IOMMU device IDs, 0 and 7 */ + master1 { + iommus = <&iommu1 0>, <&iommu1 7>; + }; + + - |+ + /* Example 2 (IOMMU device with shared wired interrupt) */ + #include + + iommu2: iommu@1bccd000 { + compatible = "qemu,riscv-iommu", "riscv,iommu"; + reg = <0x1bccd000 0x1000>; + interrupt-parent = <&aplic_smode>; + interrupts = <32 IRQ_TYPE_LEVEL_HIGH>; + #iommu-cells = <1>; + }; + + - |+ + /* Example 3 (IOMMU device with MSIs) */ + iommu3: iommu@1bcdd000 { + compatible = "qemu,riscv-iommu", "riscv,iommu"; + reg = <0x1bccd000 0x1000>; + msi-parent = <&imsics_smode>; + #iommu-cells = <1>; + }; + + - |+ + /* Example 4 (IOMMU PCIe device with MSIs) */ + bus { + #address-cells = <2>; + #size-cells = <2>; + + pcie@30000000 { + device_type = "pci"; + #address-cells = <3>; + #size-cells = <2>; + reg = <0x0 0x30000000 0x0 0x1000000>; + ranges = <0x02000000 0x0 0x41000000 0x0 0x41000000 0x0 0x0f000000>; + + /* + * The IOMMU manages all functions in this PCI domain except + * itself. Omit BDF 00:01.0. + */ + iommu-map = <0x0 &iommu0 0x0 0x8>, + <0x9 &iommu0 0x9 0xfff7>; + + /* The IOMMU programming interface uses slot 00:01.0 */ + iommu0: iommu@1,0 { + compatible = "pci1efd,edf1", "riscv,pci-iommu"; + reg = <0x800 0 0 0 0>; + #iommu-cells = <1>; + }; + }; + }; diff --git a/MAINTAINERS b/MAINTAINERS index 28e20975c26f..7e090f878dc7 100644 --- a/MAINTAINERS +++ b/MAINTAINERS @@ -18957,6 +18957,13 @@ F: arch/riscv/ N: riscv K: riscv +RISC-V IOMMU +M: Tomasz Jeznach +L: iommu@lists.linux.dev +L: linux-riscv@lists.infradead.org +S: Maintained +F: Documentation/devicetree/bindings/iommu/riscv,iommu.yaml + RISC-V MICROCHIP FPGA SUPPORT M: Conor Dooley M: Daire McNamara -- 2.34.1