Received: by 2002:ab2:6816:0:b0:1f9:5764:f03e with SMTP id t22csp1427302lqo; Sat, 18 May 2024 02:45:17 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVb+CeA05adht0DvNizTW8rQvwAHKiTVt4/sQhzEDEv4Q5I2ujhO94ximZ+iqRv4+6qdcCWl+7YDqMhXVpmh9PnySgDuOmyp6mlKEseoA== X-Google-Smtp-Source: AGHT+IEa/KyT6Mm1MA97Ud+T2tQTrEPWJve5hsjS6+cQGDT1XriPFdk0pi8KP8hrzmxcJ/oI9ekk X-Received: by 2002:a17:906:7156:b0:a59:ad15:6142 with SMTP id a640c23a62f3a-a5a2d6bc0b4mr1560713266b.77.1716025517455; Sat, 18 May 2024 02:45:17 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1716025517; cv=pass; d=google.com; s=arc-20160816; b=aDjy98A1sGWy6+NNHE8Lv4sx+lqXc3LB8qShEiSLdFpna4pKN9soVnk+kUq1YAGGz0 vGPod7+Wy4ooCZQlBNpi61jUdStmY1C45cw7a5HWLDB2FQ/iApK/4ScYRCVmdtGhsJn6 5gJmxm33OGi+iWrOBcYv3B7vDpZyXciEfi3eG/DYIyiaZkuan6wuwcWES8d3ZuuFdB1y uPCT35nvgUqHSFYgorynR7staVPzkdLaDQxzxj2Euog9pu+IKsAl2fSJ/vtmBSw/+WqP ryrZlqGWQ932rALvLMXhl/HlLn2t2wuQlha8qD4nt4IcBakNKDvuir+pSWqNdBd1lWfh xFkw== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:precedence:robot-unsubscribe:robot-id :message-id:mime-version:list-unsubscribe:list-subscribe:list-id :precedence:references:in-reply-to:cc:subject:to:reply-to:sender :from:dkim-signature:dkim-signature:date; bh=ruWW4Vdo7I7GyQ4TVGTvYAzJgR8TlyLzPbpxowdXV4c=; fh=LFzeYgb0ex3z8fytjE8glOGl8UR5Le6kyQY6lwbIcLs=; b=amC7XytlA4zoxUO+5DBb40RSYINeubt7yTwBitxkOEqdQxDBYAHCy8K4oJzGZgG+Bg /+K6woKS9+1087D+6nlp31xXevC6L/cJBw7wDqRIPGu3wKIjfnapYHLZ2kNf+hsr2uLD pMGCamFwShLW4OZvIBcLE24RreD+fIbq29l3hGENJ4n44quUmtbfxkOpqNLdKAjrnhXr rtmXRtkSpKvSAPBWPkTv2KIVrKRCW5VODnpRxKTTvc+QOVQy9jklBrFnPQkR0kQPxwAC YkZPakzD/An8U+ZTh6R58C8jhkL1Oz+3hC4QqtpyGy5khlQlTSDouDD7kimvfe7zNTWC ygcw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="Mm4L2Kv/"; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; arc=pass (i=1 spf=pass spfdomain=linutronix.de dkim=pass dkdomain=linutronix.de dmarc=pass fromdomain=linutronix.de); spf=pass (google.com: domain of linux-kernel+bounces-182813-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-182813-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [147.75.80.249]) by mx.google.com with ESMTPS id a640c23a62f3a-a5a1794669fsi1060380066b.153.2024.05.18.02.45.17 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Sat, 18 May 2024 02:45:17 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-182813-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) client-ip=147.75.80.249; Authentication-Results: mx.google.com; dkim=pass header.i=@linutronix.de header.s=2020 header.b="Mm4L2Kv/"; dkim=neutral (no key) header.i=@linutronix.de header.s=2020e; arc=pass (i=1 spf=pass spfdomain=linutronix.de dkim=pass dkdomain=linutronix.de dmarc=pass fromdomain=linutronix.de); spf=pass (google.com: domain of linux-kernel+bounces-182813-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-182813-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=linutronix.de Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 0B9A01F2240A for ; Sat, 18 May 2024 09:45:17 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 83AFD39AC3; Sat, 18 May 2024 09:44:57 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=linutronix.de header.i=@linutronix.de header.b="Mm4L2Kv/"; dkim=permerror (0-bit key) header.d=linutronix.de header.i=@linutronix.de header.b="SZkDVF/p" Received: from galois.linutronix.de (Galois.linutronix.de [193.142.43.55]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id DF7D228379; Sat, 18 May 2024 09:44:54 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=193.142.43.55 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716025496; cv=none; b=QuzL0JdsVormOQz2ksxnavbIg8tf1H9GpkIIFHpIgsvi/CzcVhxjqiyjvQ7gRLV+e5CjEpwPMAywm2T2ovrzdR/zcnRuEDwmSN/SwYDHK7ZqZ6xJPN4L/8WJUhge32U2ZnCoJJOgP8m9gew8vA0j4aBBufG3mqbczyat4PWe2RQ= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716025496; c=relaxed/simple; bh=lTgk8x/ZdAHBef1RyPQtkiq/ue++FDWbuXzpUz0Xpv4=; h=Date:From:To:Subject:Cc:In-Reply-To:References:MIME-Version: Message-ID:Content-Type; b=DAwhkJ3dd8rlVRACkrG624Zcze1KqbKgTUr0dZvTwa7LGyJHxzPSyiFBJCjk1rMypfmxzVO0VMUPp1vaI1wrn6xOJS6JG1j/lVAloqAES6jeyUu4TDGh6jOLwaU7uMFISat9BrCHvH81H0+bOXHlv9cIiuAN+Yr8rDM6gM/hDdo= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linutronix.de; spf=pass smtp.mailfrom=linutronix.de; dkim=pass (2048-bit key) header.d=linutronix.de header.i=@linutronix.de header.b=Mm4L2Kv/; dkim=permerror (0-bit key) header.d=linutronix.de header.i=@linutronix.de header.b=SZkDVF/p; arc=none smtp.client-ip=193.142.43.55 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=linutronix.de Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=linutronix.de Date: Sat, 18 May 2024 09:44:53 -0000 DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020; t=1716025493; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=ruWW4Vdo7I7GyQ4TVGTvYAzJgR8TlyLzPbpxowdXV4c=; b=Mm4L2Kv/KmrWgxfA975tcWh7wOJRUF+jZijEsGxBulgh6luSKKDbbH21X3nml5lMHu/xqC kzYMyOwgVfD2xQHAL/ZopwVPXtATDlhfJrUJKUNTT8F/Q59TOmhA6SMYuggFpkdokrXGJi wZVQL27v60H+MlydKXH0PvYGkiEIwqibUiugVg5rJh4kra46jG0tn/8/g6Mfx5FuUqF8lR xKqz4S8Hyem3DHxn6bFyA7b3uGnFZbzHaNekDpe41Uw79MxN3c3wzddvBK1ydgGaWu1UTa cnFx2O0Cn6I/UGRuXxUPgyiUrJTo7bQtgsFFauUCk0JJqVQNXQDwqs+5/CERvQ== DKIM-Signature: v=1; a=ed25519-sha256; c=relaxed/relaxed; d=linutronix.de; s=2020e; t=1716025493; h=from:from:sender:sender:reply-to:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type: content-transfer-encoding:content-transfer-encoding: in-reply-to:in-reply-to:references:references; bh=ruWW4Vdo7I7GyQ4TVGTvYAzJgR8TlyLzPbpxowdXV4c=; b=SZkDVF/pkdiKgoEgJn41gITF22fT7VBSu8HHluOu8JkndD4HSQciGbeAIZVnsUba4R1EiM maKvxzoctEfUZeBw== From: "tip-bot2 for Uros Bizjak" Sender: tip-bot2@linutronix.de Reply-to: linux-kernel@vger.kernel.org To: linux-tip-commits@vger.kernel.org Subject: [tip: x86/percpu] x86/percpu: Move some percpu macros around for readability Cc: Uros Bizjak , Ingo Molnar , Andy Lutomirski , Josh Poimboeuf , Linus Torvalds , x86@kernel.org, linux-kernel@vger.kernel.org In-Reply-To: <20240430091833.196482-2-ubizjak@gmail.com> References: <20240430091833.196482-2-ubizjak@gmail.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Message-ID: <171602549310.10875.1965265772052609968.tip-bot2@tip-bot2> Robot-ID: Robot-Unsubscribe: Contact to get blacklisted from these emails Precedence: bulk Content-Type: text/plain; charset="utf-8" Content-Transfer-Encoding: 7bit The following commit has been merged into the x86/percpu branch of tip: Commit-ID: 08d564ad699ef32ceaf99d238b3d9c1f4ce5c998 Gitweb: https://git.kernel.org/tip/08d564ad699ef32ceaf99d238b3d9c1f4ce5c998 Author: Uros Bizjak AuthorDate: Tue, 30 Apr 2024 11:17:21 +02:00 Committer: Ingo Molnar CommitterDate: Sat, 18 May 2024 11:18:41 +02:00 x86/percpu: Move some percpu macros around for readability Move some percpu macros around to make a follow-up patch more readable. No functional change intended. Signed-off-by: Uros Bizjak Signed-off-by: Ingo Molnar Cc: Andy Lutomirski Cc: Josh Poimboeuf Cc: Linus Torvalds Link: https://lore.kernel.org/r/20240430091833.196482-2-ubizjak@gmail.com --- arch/x86/include/asm/percpu.h | 63 ++++++++++++++++++---------------- 1 file changed, 34 insertions(+), 29 deletions(-) diff --git a/arch/x86/include/asm/percpu.h b/arch/x86/include/asm/percpu.h index cc40d8d..08113a2 100644 --- a/arch/x86/include/asm/percpu.h +++ b/arch/x86/include/asm/percpu.h @@ -144,6 +144,29 @@ #define __pcpu_reg_imm_4(x) "ri" (x) #define __pcpu_reg_imm_8(x) "re" (x) +#ifdef CONFIG_USE_X86_SEG_SUPPORT + +#define __raw_cpu_read(qual, pcp) \ +({ \ + *(qual __my_cpu_type(pcp) *)__my_cpu_ptr(&(pcp)); \ +}) + +#define __raw_cpu_write(qual, pcp, val) \ +do { \ + *(qual __my_cpu_type(pcp) *)__my_cpu_ptr(&(pcp)) = (val); \ +} while (0) + +#else /* CONFIG_USE_X86_SEG_SUPPORT */ + +#define percpu_from_op(size, qual, op, _var) \ +({ \ + __pcpu_type_##size pfo_val__; \ + asm qual (__pcpu_op2_##size(op, __percpu_arg([var]), "%[val]") \ + : [val] __pcpu_reg_##size("=", pfo_val__) \ + : [var] "m" (__my_cpu_var(_var))); \ + (typeof(_var))(unsigned long) pfo_val__; \ +}) + #define percpu_to_op(size, qual, op, _var, _val) \ do { \ __pcpu_type_##size pto_val__ = __pcpu_cast_##size(_val); \ @@ -157,6 +180,17 @@ do { \ : [val] __pcpu_reg_imm_##size(pto_val__)); \ } while (0) +#endif /* CONFIG_USE_X86_SEG_SUPPORT */ + +#define percpu_stable_op(size, op, _var) \ +({ \ + __pcpu_type_##size pfo_val__; \ + asm(__pcpu_op2_##size(op, __force_percpu_arg(a[var]), "%[val]") \ + : [val] __pcpu_reg_##size("=", pfo_val__) \ + : [var] "i" (&(_var))); \ + (typeof(_var))(unsigned long) pfo_val__; \ +}) + #define percpu_unary_op(size, qual, op, _var) \ ({ \ asm qual (__pcpu_op1_##size(op, __percpu_arg([var])) \ @@ -198,24 +232,6 @@ do { \ percpu_binary_op(size, qual, "add", var, val); \ } while (0) -#define percpu_from_op(size, qual, op, _var) \ -({ \ - __pcpu_type_##size pfo_val__; \ - asm qual (__pcpu_op2_##size(op, __percpu_arg([var]), "%[val]") \ - : [val] __pcpu_reg_##size("=", pfo_val__) \ - : [var] "m" (__my_cpu_var(_var))); \ - (typeof(_var))(unsigned long) pfo_val__; \ -}) - -#define percpu_stable_op(size, op, _var) \ -({ \ - __pcpu_type_##size pfo_val__; \ - asm(__pcpu_op2_##size(op, __force_percpu_arg(a[var]), "%[val]") \ - : [val] __pcpu_reg_##size("=", pfo_val__) \ - : [var] "i" (&(_var))); \ - (typeof(_var))(unsigned long) pfo_val__; \ -}) - /* * Add return operation */ @@ -433,17 +449,6 @@ do { \ #define this_cpu_read_stable(pcp) __pcpu_size_call_return(this_cpu_read_stable_, pcp) #ifdef CONFIG_USE_X86_SEG_SUPPORT - -#define __raw_cpu_read(qual, pcp) \ -({ \ - *(qual __my_cpu_type(pcp) *)__my_cpu_ptr(&(pcp)); \ -}) - -#define __raw_cpu_write(qual, pcp, val) \ -do { \ - *(qual __my_cpu_type(pcp) *)__my_cpu_ptr(&(pcp)) = (val); \ -} while (0) - #define raw_cpu_read_1(pcp) __raw_cpu_read(, pcp) #define raw_cpu_read_2(pcp) __raw_cpu_read(, pcp) #define raw_cpu_read_4(pcp) __raw_cpu_read(, pcp)