Received: by 2002:a89:d88:0:b0:1fa:5c73:8e2d with SMTP id eb8csp395109lqb; Fri, 24 May 2024 01:22:03 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUq9u73KBwdn2w0hkxMmSarIe2bT4YLzPt5mHLllaPbFKXXS8QzAZzort7wby69WSq278A0XXE5bOWuMKppk/EnHOFxpMzHeoKKGTh55w== X-Google-Smtp-Source: AGHT+IG+4pOD0hzuDKonQzoALSNa/JgpLAnocSZDAyvAUUxWPISjraDjV8v9B1XLkog+phC104zT X-Received: by 2002:a17:902:ce8d:b0:1f3:620:c92 with SMTP id d9443c01a7336-1f448125f45mr20457975ad.7.1716538915871; Fri, 24 May 2024 01:21:55 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1716538915; cv=pass; d=google.com; s=arc-20160816; b=nit1g7ifumtrPyLROnuwfxH0t92HtqxS/SPTtZOsgvDpZtGySONTlaHcZC0ZWneVcX heDDNEjLLAHJpPxXpA5U/ENqOo6L+V/xCDUaaNOb/ujFjQ1zKP8FIeo5GWwC9hug1hX+ YgZC7gR5HoEKXJuiLHD7lMK+g0Kw1d0SFyMo0F7V9RsvtgOhY8/++t87rjGT3B9gBK0Z mPWR8NE/wQoVav+Mj7z46J3zvS+iLTHRS3IPy5VpO+dXtiMZaMHNWfd+yQP5ST9aWNXu +XoglZK8FUcipdPRFIJJommFxnVLEV/wtmeITTHBwqRFRHYkJPBsRnw9T4xuwzGoFv8L mDwA== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=in-reply-to:content-disposition:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:message-id:subject:cc :to:from:date:dkim-signature; bh=W4eYoycCCG9Y8uQMNn0jLLKmvIiwS0tXW+GXeS07JvE=; fh=RvA3xf5UyfmClQmelLEhlizk0WtIypdXIVr3tGzlAyk=; b=fceOeLpwbgMiVU1q6FR11420daDdsU3UZzbpgaB9szJYffD77Uu3oanP06ghT3ZEo3 zzyf9sn981YaqDQR0OhVZK3U6LUjDAD9nuvdB8adzHZf2ozC8Tbo8AatCUm/qwcCpy3w 9Sy79A7Zb7ZNMTEm70YK+KoBDIm4mNJ5Va+yQ0wWQW/6BZ6zT0VDgjvvbqk5SHv9YoFZ h5OPCtnEh40gt1neQ2DKZJC5k3S58HsOhBBt4C4wo9/9In6+GjhJDKrpkrllG2OOX6Bq DKiTGphl9GR3Z92FYjESvHAPitSHCvI8Ej8CCDeH5tm/+EN8ciFAZz4z05lvSuVTFcoy G2BQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@gmail.com header.s=20230601 header.b=FdVI2Uqu; arc=pass (i=1 spf=pass spfdomain=gmail.com dkim=pass dkdomain=gmail.com dmarc=pass fromdomain=gmail.com); spf=pass (google.com: domain of linux-kernel+bounces-188456-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-188456-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [2604:1380:40f1:3f00::1]) by mx.google.com with ESMTPS id d9443c01a7336-1f44c970570si8881385ad.315.2024.05.24.01.21.55 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 24 May 2024 01:21:55 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-188456-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) client-ip=2604:1380:40f1:3f00::1; Authentication-Results: mx.google.com; dkim=pass header.i=@gmail.com header.s=20230601 header.b=FdVI2Uqu; arc=pass (i=1 spf=pass spfdomain=gmail.com dkim=pass dkdomain=gmail.com dmarc=pass fromdomain=gmail.com); spf=pass (google.com: domain of linux-kernel+bounces-188456-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:40f1:3f00::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-188456-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=QUARANTINE dis=NONE) header.from=gmail.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id E792CB22169 for ; Fri, 24 May 2024 08:19:54 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 974041292DE; Fri, 24 May 2024 08:19:43 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b="FdVI2Uqu" Received: from mail-lf1-f50.google.com (mail-lf1-f50.google.com [209.85.167.50]) (using TLSv1.2 with cipher ECDHE-RSA-AES128-GCM-SHA256 (128/128 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id AA4AB84A4C for ; Fri, 24 May 2024 08:19:39 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=209.85.167.50 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716538781; cv=none; b=aF/epHk/InUAHHFgO0D2eJJiIltLTffXAwUV0uNTN439XfseMiTpF2q5K22E0l0+FQpTcaqy/a/lVRBjwkPxNldXD4jgRie87NTQGPkxr2ehhXekOBZ3uKPc4tpEwI5CsQo+NuRxRxusn1KeEgbDUBJZFLkZgbm6VTFQ0+FRGdI= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716538781; c=relaxed/simple; bh=nEte18Ih4aWiL+L3wJNnFNEJfEzRgIP274WyYoD2m+U=; h=Date:From:To:Cc:Subject:Message-ID:References:MIME-Version: Content-Type:Content-Disposition:In-Reply-To; b=EBos9t2waRq3PYGiHO0N59VsAMNUy5atI5RYwdVgknYjQ04ZGWuQYQnIMs/kfYLLgtYf9ciA+FZr1FVAoCnL70Um7C/o9qsM8rN4Koz7Ovs9A5TgFcFJ05hN9QW2pNTEZDw8+kKUY38MCYwC4wSBC4n9+pqoHWdkpMnb/bTy4yY= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com; spf=pass smtp.mailfrom=gmail.com; dkim=pass (2048-bit key) header.d=gmail.com header.i=@gmail.com header.b=FdVI2Uqu; arc=none smtp.client-ip=209.85.167.50 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=gmail.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=gmail.com Received: by mail-lf1-f50.google.com with SMTP id 2adb3069b0e04-5296232e00bso593119e87.3 for ; Fri, 24 May 2024 01:19:39 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=gmail.com; s=20230601; t=1716538778; x=1717143578; darn=vger.kernel.org; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:from:to:cc:subject:date:message-id:reply-to; bh=W4eYoycCCG9Y8uQMNn0jLLKmvIiwS0tXW+GXeS07JvE=; b=FdVI2UquOIFmcqSFSnd7/efsGyYtsuAwC9NasUZAuja4z6HlN4vzEN/GonXRlWNb/1 xF0AJXT+35yD5F7Esvn4xdkY2gyl5nmWksUhVyW0/e1vK1xEALZsHXBePWNoRpBc8hm5 nHvGJ/X9oIujzByjnMe62NM/Uds2wEu9cER6NRk7PuvGMZyescgB25VK/XhwWWXTZ+CC 0bVsWfKJ7xnzU7QvGBxILvrtlEUHIW1c5MdIwortqR5ueAsKGVqMsxpw9CCnr0CNajO9 q+v8iYNvvSqGJlzQMVWV3RFKUmyXU31/D+AzPvBqvE8uDGW1oZEKFCmf4MvIXQr4nYsa BQ9g== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1716538778; x=1717143578; h=in-reply-to:content-disposition:mime-version:references:message-id :subject:cc:to:from:date:x-gm-message-state:from:to:cc:subject:date :message-id:reply-to; bh=W4eYoycCCG9Y8uQMNn0jLLKmvIiwS0tXW+GXeS07JvE=; b=B1va9Cc1ju2pE5Hihsac1/8o0R4guB0PMF4+Woaz+G11sH52wzVaSUt9OVrFg6bSJt LpLKJ9d+75M65fncEhm9xwYNKKgraSMZW+w0PMAWJe/XV7noUkdfLhLFcnewyFo9BGTc gC4YPOnIhnEuQH93UE0ThEfXJN+cfRGBojTu6lo9i8jt6nFZe7OxJRDuOJyrw+j2RyJD lnuCTdXm8B5UkEklM36VjmZYph++wroM9JrDIezjzfom1aGePEDiLDVbBa7tG+wImkFP ybNN0MU87cdFeUyGcxZSV6DUgVqZLZzl5LTJHh7CI0fUpasM99/2SnCWu+o6xUrXj6av A8Cg== X-Forwarded-Encrypted: i=1; AJvYcCWl8IKBec1bEAeeOXvTlPmyzMbISYG1b5TpSMiaJ1UM9yZp/hFxt0Ua+GupXvYAg8Cj0dFpB741isnOpgvi8BdVj5kZZdDSc6peLrPg X-Gm-Message-State: AOJu0YxfAlL5QbA7rYHu5RWOPWoy37mvVTbV4RQnQfkFXLtoK1FtbKqb 86pM2FoLeZ1/gD+n9lqLrCZBnA20i2O5/WpQXgc0ondtpcpwS9Ik X-Received: by 2002:a19:6b1a:0:b0:51e:bc4f:ed2a with SMTP id 2adb3069b0e04-52964d9f718mr813722e87.37.1716538777492; Fri, 24 May 2024 01:19:37 -0700 (PDT) Received: from fedora ([213.255.186.46]) by smtp.gmail.com with ESMTPSA id 2adb3069b0e04-5297066b072sm129480e87.133.2024.05.24.01.19.35 (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 24 May 2024 01:19:36 -0700 (PDT) Date: Fri, 24 May 2024 11:19:31 +0300 From: Matti Vaittinen To: Matti Vaittinen , Matti Vaittinen Cc: Matti Vaittinen , Lee Jones , Mark Brown , linux-kernel@vger.kernel.org Subject: [PATCH v2 09/10] mfd: bd96801: Add ERRB IRQ Message-ID: References: Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: multipart/signed; micalg=pgp-sha256; protocol="application/pgp-signature"; boundary="ZKBn8waOPJxzk9GJ" Content-Disposition: inline In-Reply-To: --ZKBn8waOPJxzk9GJ Content-Type: text/plain; charset=us-ascii Content-Disposition: inline Content-Transfer-Encoding: quoted-printable The ROHM BD96801 "scalable PMIC" provides two physical IRQs. The ERRB handling can in many cases be omitted because it is used to inform fatal IRQs, which usually kill the power from the SOC. There may however be use-cases where the SOC has a 'back-up' emergency power source which allows some very short time of operation to try to gracefully shut down sensitive hardware. Furthermore, it is possible the processor controlling the PMIC is not powered by the PMIC. In such cases handling the ERRB IRQs may be beneficial. Add support for ERRB IRQs. Signed-off-by: Matti Vaittinen --- Revision history: v1 =3D> v2: - New patch --- drivers/mfd/rohm-bd96801.c | 291 ++++++++++++++++++++++++++++++++----- 1 file changed, 253 insertions(+), 38 deletions(-) diff --git a/drivers/mfd/rohm-bd96801.c b/drivers/mfd/rohm-bd96801.c index 1c2a9591be7b..b7f073318873 100644 --- a/drivers/mfd/rohm-bd96801.c +++ b/drivers/mfd/rohm-bd96801.c @@ -5,13 +5,9 @@ * ROHM BD96801 PMIC driver * * This version of the "BD86801 scalable PMIC"'s driver supports only very - * basic set of the PMIC features. Most notably, there is no support for - * the ERRB interrupt and the configurations which should be done when the - * PMIC is in STBY mode. - * - * Supporting the ERRB interrupt would require dropping the regmap-IRQ - * usage or working around (or accepting a presense of) a naming conflict - * in debugFS IRQs. + * basic set of the PMIC features. + * Most notably, there is no support for the configurations which should + * be done when the PMIC is in STBY mode. * * Being able to reliably do the configurations like changing the * regulator safety limits (like limits for the over/under -voltages, over @@ -23,16 +19,14 @@ * be the need to configure these safety limits. Hence it's not simple to * come up with a generic solution. * - * Users who require the ERRB handling and STBY state configurations can - * have a look at the original RFC: + * Users who require the STBY state configurations can have a look at the + * original RFC: * https://lore.kernel.org/all/cover.1712920132.git.mazziesaccount@gmail.c= om/ - * which implements a workaround to debugFS naming conflict and some of - * the safety limit configurations - but leaves the state change handling - * and synchronization to be implemented. + * which implements some of the safety limit configurations - but leaves t= he + * state change handling and synchronization to be implemented. * * It would be great to hear (and receive a patch!) if you implement the - * STBY configuration support or a proper fix to the debugFS naming - * conflict in your downstream driver ;) + * STBY configuration support or a proper fix in your downstream driver ;) */ =20 #include @@ -45,6 +39,65 @@ =20 #include #include + +static const struct resource regulator_errb_irqs[] =3D { + DEFINE_RES_IRQ_NAMED(BD96801_OTP_ERR_STAT, "bd96801-otp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_DBIST_ERR_STAT, "bd96801-dbist-err"), + DEFINE_RES_IRQ_NAMED(BD96801_EEP_ERR_STAT, "bd96801-eep-err"), + DEFINE_RES_IRQ_NAMED(BD96801_ABIST_ERR_STAT, "bd96801-abist-err"), + DEFINE_RES_IRQ_NAMED(BD96801_PRSTB_ERR_STAT, "bd96801-prstb-err"), + DEFINE_RES_IRQ_NAMED(BD96801_DRMOS1_ERR_STAT, "bd96801-drmoserr1"), + DEFINE_RES_IRQ_NAMED(BD96801_DRMOS2_ERR_STAT, "bd96801-drmoserr2"), + DEFINE_RES_IRQ_NAMED(BD96801_SLAVE_ERR_STAT, "bd96801-slave-err"), + DEFINE_RES_IRQ_NAMED(BD96801_VREF_ERR_STAT, "bd96801-vref-err"), + DEFINE_RES_IRQ_NAMED(BD96801_TSD_ERR_STAT, "bd96801-tsd"), + DEFINE_RES_IRQ_NAMED(BD96801_UVLO_ERR_STAT, "bd96801-uvlo-err"), + DEFINE_RES_IRQ_NAMED(BD96801_OVLO_ERR_STAT, "bd96801-ovlo-err"), + DEFINE_RES_IRQ_NAMED(BD96801_OSC_ERR_STAT, "bd96801-osc-err"), + DEFINE_RES_IRQ_NAMED(BD96801_PON_ERR_STAT, "bd96801-pon-err"), + DEFINE_RES_IRQ_NAMED(BD96801_POFF_ERR_STAT, "bd96801-poff-err"), + DEFINE_RES_IRQ_NAMED(BD96801_CMD_SHDN_ERR_STAT, "bd96801-cmd-shdn-err"), + + DEFINE_RES_IRQ_NAMED(BD96801_INT_PRSTB_WDT_ERR, "bd96801-prstb-wdt-err"), + DEFINE_RES_IRQ_NAMED(BD96801_INT_CHIP_IF_ERR, "bd96801-chip-if-err"), + DEFINE_RES_IRQ_NAMED(BD96801_INT_SHDN_ERR_STAT, "bd96801-int-shdn-err"), + + DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_PVIN_ERR_STAT, "bd96801-buck1-pvin-err= "), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_OVP_ERR_STAT, "bd96801-buck1-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_UVP_ERR_STAT, "bd96801-buck1-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK1_SHDN_ERR_STAT, "bd96801-buck1-shdn-err= "), + + DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_PVIN_ERR_STAT, "bd96801-buck2-pvin-err= "), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_OVP_ERR_STAT, "bd96801-buck2-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_UVP_ERR_STAT, "bd96801-buck2-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK2_SHDN_ERR_STAT, "bd96801-buck2-shdn-err= "), + + DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_PVIN_ERR_STAT, "bd96801-buck3-pvin-err= "), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_OVP_ERR_STAT, "bd96801-buck3-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_UVP_ERR_STAT, "bd96801-buck3-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK3_SHDN_ERR_STAT, "bd96801-buck3-shdn-err= "), + + DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_PVIN_ERR_STAT, "bd96801-buck4-pvin-err= "), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_OVP_ERR_STAT, "bd96801-buck4-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_UVP_ERR_STAT, "bd96801-buck4-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_BUCK4_SHDN_ERR_STAT, "bd96801-buck4-shdn-err= "), + + DEFINE_RES_IRQ_NAMED(BD96801_LDO5_PVIN_ERR_STAT, "bd96801-ldo5-pvin-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO5_OVP_ERR_STAT, "bd96801-ldo5-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO5_UVP_ERR_STAT, "bd96801-ldo5-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO5_SHDN_ERR_STAT, "bd96801-ldo5-shdn-err"), + + DEFINE_RES_IRQ_NAMED(BD96801_LDO6_PVIN_ERR_STAT, "bd96801-ldo6-pvin-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO6_OVP_ERR_STAT, "bd96801-ldo6-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO6_UVP_ERR_STAT, "bd96801-ldo6-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO6_SHDN_ERR_STAT, "bd96801-ldo6-shdn-err"), + + DEFINE_RES_IRQ_NAMED(BD96801_LDO7_PVIN_ERR_STAT, "bd96801-ldo7-pvin-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO7_OVP_ERR_STAT, "bd96801-ldo7-ovp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO7_UVP_ERR_STAT, "bd96801-ldo7-uvp-err"), + DEFINE_RES_IRQ_NAMED(BD96801_LDO7_SHDN_ERR_STAT, "bd96801-ldo7-shdn-err"), +}; + static const struct resource regulator_intb_irqs[] =3D { DEFINE_RES_IRQ_NAMED(BD96801_TW_STAT, "bd96801-core-thermal"), =20 @@ -89,20 +142,14 @@ static const struct resource regulator_intb_irqs[] =3D= { DEFINE_RES_IRQ_NAMED(BD96801_LDO7_UVD_STAT, "bd96801-ldo7-undervolt"), }; =20 -static const struct resource wdg_intb_irqs[] =3D { - DEFINE_RES_IRQ_NAMED(BD96801_WDT_ERR_STAT, "bd96801-wdg"), +enum { + WDG_CELL =3D 0, + REGULATOR_CELL, }; =20 static struct mfd_cell bd96801_mfd_cells[] =3D { - { - .name =3D "bd96801-wdt", - .resources =3D wdg_intb_irqs, - .num_resources =3D ARRAY_SIZE(wdg_intb_irqs), - }, { - .name =3D "bd96801-pmic", - .resources =3D regulator_intb_irqs, - .num_resources =3D ARRAY_SIZE(regulator_intb_irqs), - }, + [WDG_CELL] =3D { .name =3D "bd96801-wdt", }, + [REGULATOR_CELL] =3D { .name =3D "bd96801-pmic", }, }; =20 static const struct regmap_range bd96801_volatile_ranges[] =3D { @@ -127,6 +174,91 @@ static const struct regmap_access_table volatile_regs = =3D { .n_yes_ranges =3D ARRAY_SIZE(bd96801_volatile_ranges), }; =20 +/* + * For ERRB we need main register bit mapping as bit(0) indicates active I= RQ + * in one of the first 3 sub IRQ registers, For INTB we can use default 1 = to 1 + * mapping. + */ +static unsigned int bit0_offsets[] =3D {0, 1, 2}; /* System stat, 3 regist= ers */ +static unsigned int bit1_offsets[] =3D {3}; /* Buck 1 stat */ +static unsigned int bit2_offsets[] =3D {4}; /* Buck 2 stat */ +static unsigned int bit3_offsets[] =3D {5}; /* Buck 3 stat */ +static unsigned int bit4_offsets[] =3D {6}; /* Buck 4 stat */ +static unsigned int bit5_offsets[] =3D {7}; /* LDO 5 stat */ +static unsigned int bit6_offsets[] =3D {8}; /* LDO 6 stat */ +static unsigned int bit7_offsets[] =3D {9}; /* LDO 7 stat */ + +static struct regmap_irq_sub_irq_map errb_sub_irq_offsets[] =3D { + REGMAP_IRQ_MAIN_REG_OFFSET(bit0_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit1_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit2_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit3_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit4_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit5_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit6_offsets), + REGMAP_IRQ_MAIN_REG_OFFSET(bit7_offsets), +}; + +static const struct regmap_irq bd96801_errb_irqs[] =3D { + /* Reg 0x52 Fatal ERRB1 */ + REGMAP_IRQ_REG(BD96801_OTP_ERR_STAT, 0, BD96801_OTP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_DBIST_ERR_STAT, 0, BD96801_DBIST_ERR_MASK), + REGMAP_IRQ_REG(BD96801_EEP_ERR_STAT, 0, BD96801_EEP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_ABIST_ERR_STAT, 0, BD96801_ABIST_ERR_MASK), + REGMAP_IRQ_REG(BD96801_PRSTB_ERR_STAT, 0, BD96801_PRSTB_ERR_MASK), + REGMAP_IRQ_REG(BD96801_DRMOS1_ERR_STAT, 0, BD96801_DRMOS1_ERR_MASK), + REGMAP_IRQ_REG(BD96801_DRMOS2_ERR_STAT, 0, BD96801_DRMOS2_ERR_MASK), + REGMAP_IRQ_REG(BD96801_SLAVE_ERR_STAT, 0, BD96801_SLAVE_ERR_MASK), + /* 0x53 Fatal ERRB2 */ + REGMAP_IRQ_REG(BD96801_VREF_ERR_STAT, 1, BD96801_VREF_ERR_MASK), + REGMAP_IRQ_REG(BD96801_TSD_ERR_STAT, 1, BD96801_TSD_ERR_MASK), + REGMAP_IRQ_REG(BD96801_UVLO_ERR_STAT, 1, BD96801_UVLO_ERR_MASK), + REGMAP_IRQ_REG(BD96801_OVLO_ERR_STAT, 1, BD96801_OVLO_ERR_MASK), + REGMAP_IRQ_REG(BD96801_OSC_ERR_STAT, 1, BD96801_OSC_ERR_MASK), + REGMAP_IRQ_REG(BD96801_PON_ERR_STAT, 1, BD96801_PON_ERR_MASK), + REGMAP_IRQ_REG(BD96801_POFF_ERR_STAT, 1, BD96801_POFF_ERR_MASK), + REGMAP_IRQ_REG(BD96801_CMD_SHDN_ERR_STAT, 1, BD96801_CMD_SHDN_ERR_MASK), + /* 0x54 Fatal INTB shadowed to ERRB */ + REGMAP_IRQ_REG(BD96801_INT_PRSTB_WDT_ERR, 2, BD96801_INT_PRSTB_WDT_ERR_MA= SK), + REGMAP_IRQ_REG(BD96801_INT_CHIP_IF_ERR, 2, BD96801_INT_CHIP_IF_ERR_MASK), + REGMAP_IRQ_REG(BD96801_INT_SHDN_ERR_STAT, 2, BD96801_INT_SHDN_ERR_MASK), + /* Reg 0x55 BUCK1 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_BUCK1_PVIN_ERR_STAT, 3, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK1_OVP_ERR_STAT, 3, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK1_UVP_ERR_STAT, 3, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK1_SHDN_ERR_STAT, 3, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x56 BUCK2 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_BUCK2_PVIN_ERR_STAT, 4, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK2_OVP_ERR_STAT, 4, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK2_UVP_ERR_STAT, 4, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK2_SHDN_ERR_STAT, 4, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x57 BUCK3 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_BUCK3_PVIN_ERR_STAT, 5, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK3_OVP_ERR_STAT, 5, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK3_UVP_ERR_STAT, 5, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK3_SHDN_ERR_STAT, 5, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x58 BUCK4 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_BUCK4_PVIN_ERR_STAT, 6, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK4_OVP_ERR_STAT, 6, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK4_UVP_ERR_STAT, 6, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_BUCK4_SHDN_ERR_STAT, 6, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x59 LDO5 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_LDO5_PVIN_ERR_STAT, 7, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO5_OVP_ERR_STAT, 7, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO5_UVP_ERR_STAT, 7, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO5_SHDN_ERR_STAT, 7, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x5a LDO6 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_LDO6_PVIN_ERR_STAT, 8, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO6_OVP_ERR_STAT, 8, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO6_UVP_ERR_STAT, 8, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO6_SHDN_ERR_STAT, 8, BD96801_OUT_SHDN_ERR_MASK), + /* Reg 0x5b LDO7 ERR IRQs */ + REGMAP_IRQ_REG(BD96801_LDO7_PVIN_ERR_STAT, 9, BD96801_OUT_PVIN_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO7_OVP_ERR_STAT, 9, BD96801_OUT_OVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO7_UVP_ERR_STAT, 9, BD96801_OUT_UVP_ERR_MASK), + REGMAP_IRQ_REG(BD96801_LDO7_SHDN_ERR_STAT, 9, BD96801_OUT_SHDN_ERR_MASK), +}; + static const struct regmap_irq bd96801_intb_irqs[] =3D { /* STATUS SYSTEM INTB */ REGMAP_IRQ_REG(BD96801_TW_STAT, 0, BD96801_TW_STAT_MASK), @@ -175,8 +307,25 @@ static const struct regmap_irq bd96801_intb_irqs[] =3D= { REGMAP_IRQ_REG(BD96801_LDO7_UVD_STAT, 7, BD96801_LDO_UVD_STAT_MASK), }; =20 +static struct regmap_irq_chip bd96801_irq_chip_errb =3D { + .name =3D "bd96801-irq-errb", + .domain_suffix =3D "errb", + .main_status =3D BD96801_REG_INT_MAIN, + .num_main_regs =3D 1, + .irqs =3D &bd96801_errb_irqs[0], + .num_irqs =3D ARRAY_SIZE(bd96801_errb_irqs), + .status_base =3D BD96801_REG_INT_SYS_ERRB1, + .mask_base =3D BD96801_REG_MASK_SYS_ERRB, + .ack_base =3D BD96801_REG_INT_SYS_ERRB1, + .init_ack_masked =3D true, + .num_regs =3D 10, + .irq_reg_stride =3D 1, + .sub_reg_offsets =3D &errb_sub_irq_offsets[0], +}; + static struct regmap_irq_chip bd96801_irq_chip_intb =3D { .name =3D "bd96801-irq-intb", + .domain_suffix =3D "intb", .main_status =3D BD96801_REG_INT_MAIN, .num_main_regs =3D 1, .irqs =3D &bd96801_intb_irqs[0], @@ -198,11 +347,14 @@ static const struct regmap_config bd96801_regmap_conf= ig =3D { =20 static int bd96801_i2c_probe(struct i2c_client *i2c) { - struct regmap_irq_chip_data *intb_irq_data; + int i, ret, intb_irq, errb_irq, num_regu_irqs, num_intb, num_errb =3D 0; + int wdg_irq_no; + struct regmap_irq_chip_data *intb_irq_data, *errb_irq_data; + struct irq_domain *intb_domain, *errb_domain; + struct resource wdg_irq; const struct fwnode_handle *fwnode; - struct irq_domain *intb_domain; + struct resource *regulator_res; struct regmap *regmap; - int ret, intb_irq; =20 fwnode =3D dev_fwnode(&i2c->dev); if (!fwnode) @@ -212,10 +364,28 @@ static int bd96801_i2c_probe(struct i2c_client *i2c) if (intb_irq < 0) return dev_err_probe(&i2c->dev, intb_irq, "INTB IRQ not configured\n"); =20 + num_intb =3D ARRAY_SIZE(regulator_intb_irqs); + + /* ERRB may be omitted if processor is powered by the PMIC */ + errb_irq =3D fwnode_irq_get_byname(fwnode, "errb"); + if (errb_irq < 0) + errb_irq =3D 0; + + if (errb_irq) + num_errb =3D ARRAY_SIZE(regulator_errb_irqs); + + num_regu_irqs =3D num_intb + num_errb; + + regulator_res =3D kcalloc(num_regu_irqs, sizeof(*regulator_res), GFP_KERN= EL); + if (!regulator_res) + return -ENOMEM; + regmap =3D devm_regmap_init_i2c(i2c, &bd96801_regmap_config); - if (IS_ERR(regmap)) - return dev_err_probe(&i2c->dev, PTR_ERR(regmap), + if (IS_ERR(regmap)) { + ret =3D dev_err_probe(&i2c->dev, PTR_ERR(regmap), "Regmap initialization failed\n"); + goto free_out; + } =20 ret =3D regmap_write(regmap, BD96801_LOCK_REG, BD96801_UNLOCK); if (ret) @@ -224,18 +394,63 @@ static int bd96801_i2c_probe(struct i2c_client *i2c) ret =3D devm_regmap_add_irq_chip(&i2c->dev, regmap, intb_irq, IRQF_ONESHOT, 0, &bd96801_irq_chip_intb, &intb_irq_data); - if (ret) - return dev_err_probe(&i2c->dev, ret, "Failed to add INTB IRQ chip\n"); + if (ret) { + dev_err_probe(&i2c->dev, ret, "Failed to add INTB irq_chip\n"); + goto free_out; + } =20 intb_domain =3D regmap_irq_get_domain(intb_irq_data); =20 - ret =3D devm_mfd_add_devices(&i2c->dev, PLATFORM_DEVID_AUTO, - bd96801_mfd_cells, - ARRAY_SIZE(bd96801_mfd_cells), NULL, 0, - intb_domain); - + /* + * MFD core code is built to handle only one IRQ domain. BD96801 + * has two domains so we do IRQ mapping here and provide the + * already mapped IRQ numbers to sub-devices. + */ + for (i =3D 0; i < num_intb; i++) { + struct resource *res =3D ®ulator_res[i]; + + *res =3D regulator_intb_irqs[i]; + res->start =3D res->end =3D irq_create_mapping(intb_domain, + res->start); + } + + wdg_irq_no =3D irq_create_mapping(intb_domain, BD96801_WDT_ERR_STAT); + wdg_irq =3D DEFINE_RES_IRQ_NAMED(wdg_irq_no, "bd96801-wdg"); + bd96801_mfd_cells[WDG_CELL].resources =3D &wdg_irq; + bd96801_mfd_cells[WDG_CELL].num_resources =3D 1; + + if (num_errb) { + ret =3D devm_regmap_add_irq_chip(&i2c->dev, regmap, errb_irq, + IRQF_ONESHOT, 0, + &bd96801_irq_chip_errb, + &errb_irq_data); + if (ret) { + dev_err_probe(&i2c->dev, ret, + "Failed to add ERRB (%d) irq_chip\n", + errb_irq); + goto free_out; + } + errb_domain =3D regmap_irq_get_domain(errb_irq_data); + + for (i =3D 0; i < num_errb; i++) { + struct resource *res =3D ®ulator_res[num_intb + i]; + + *res =3D regulator_errb_irqs[i]; + res->start =3D res->end =3D irq_create_mapping(errb_domain, + res->start); + } + } + + bd96801_mfd_cells[REGULATOR_CELL].resources =3D regulator_res; + bd96801_mfd_cells[REGULATOR_CELL].num_resources =3D num_regu_irqs; + + ret =3D devm_mfd_add_devices(&i2c->dev, PLATFORM_DEVID_AUTO, bd96801_mfd_= cells, + ARRAY_SIZE(bd96801_mfd_cells), NULL, 0, NULL); if (ret) - dev_err(&i2c->dev, "Failed to create subdevices\n"); + dev_err_probe(&i2c->dev, ret, "Failed to create subdevices\n"); + +free_out: + kfree(regulator_res); =20 return ret; } --=20 2.45.1 --=20 Matti Vaittinen, Linux device drivers ROHM Semiconductors, Finland SWDC Kiviharjunlenkki 1E 90220 OULU FINLAND ~~~ "I don't think so," said Rene Descartes. Just then he vanished ~~~ Simon says - in Latin please. ~~~ "non cogito me" dixit Rene Descarte, deinde evanescavit ~~~ Thanks to Simon Glass for the translation =3D]=20 --ZKBn8waOPJxzk9GJ Content-Type: application/pgp-signature; name="signature.asc" -----BEGIN PGP SIGNATURE----- iQEzBAEBCAAdFiEEIx+f8wZb28fLKEhTeFA3/03aocUFAmZQTZMACgkQeFA3/03a ocVkFgf/aGKv7ZvGIAAyePm4JDIVcZhnObaWVqM3HKG9qKq3VOWVgYa87tOee+9y jEttQc6Ntj4qf7DR0hXsx2RnI0YWnf3Hm3kQEJ4P1CDzhCs3HTmJDBT2FH9BfGNx ErRleAgXSFl/lGMidtE0b4P6PwoFW+fP61MqGy11LL4caKOyMeb2ULM3/ThvxFsE Zh86OibHRTxEIH/NiekApyJd0aO63QcbXwSAiqrlgMGcaKmb+48bemhrxxGJybJC bp89wENbiNbGYjFrKNWh9PZvoIlLYWwM9nKD9XL6CAFd2VOiSrHrn+Eym1FaNEG+ ZyquRd5af7CBYr2tjKysNnRblBU2JA== =Gyjj -----END PGP SIGNATURE----- --ZKBn8waOPJxzk9GJ--