Received: by 2002:a89:d88:0:b0:1fa:5c73:8e2d with SMTP id eb8csp2400386lqb; Mon, 27 May 2024 20:20:32 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCXmcN/lv3sWjSWRBX4vPb2eFEgXG/+bJLaTQASzndx1eULXaOr3dCh8ypsA2SvAuXoUeOqkm0N4ZJo4cyfwdRbiOF0f8OFP5/cOA7ObxA== X-Google-Smtp-Source: AGHT+IGvjK4V9/dh5DfXVeac6oeqVNt+mnHIk/1HvRtGlqYu8qc4CIi5qAwjYpFeS+828GazP/dd X-Received: by 2002:a05:6a20:5613:b0:1b1:ea57:d6ac with SMTP id adf61e73a8af0-1b212e365a7mr9890171637.51.1716866432699; Mon, 27 May 2024 20:20:32 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1716866432; cv=pass; d=google.com; s=arc-20160816; b=O2dKIAJnzp9sz8q2vkm9Qb0enZub+oPgLCFqUkeJb+aPfhXzOABDyn8mw2b8JNNst7 KLXE3QwMo4mdpDRK3WL0MdTEkQszB1BY8Ds8xX3O/jxJSP22R/2DixHRU/43Dy0aFz21 4PCrzrUgZe4cRUuPwMXzsAEW9ON17fxQsXMe1Z4UwCatBoTAgqJe0vihd1SHbg97LwhC +tOeB94dqNlOGrPlw9IAWMzQZ7j/uC5Fi8Z9uySNZQC2UR0gtFwzY61sLdlwajoiyUIG gfn17fA90y6KMDBzBdYtFmV5k0f8BiU7KB5aRq5XON+/qf0OSkdYR6NEPtM1U/R0CAL7 4A0A== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-unsubscribe:list-subscribe:list-id:precedence:references :in-reply-to:message-id:date:subject:cc:to:from; bh=WUkZZgCxrNZneIS4RUUedRlw3OmBDCVNBVBNL6J+spA=; fh=6JNnxDfEnr7o579DMPRTsQZxS8rnesbXYQmdjTKdPbk=; b=W4jObf8BxkCzxJQElv7lCvP3Yf1hNj69+OMc3CfOmQQhIP0gfbNtpY7uGdAKn3rLAQ 1hF9mEihi2v2gZL9U2axpxsd8wfSGA09k96iHpkrPJrgRGmYQxSSm1dBbT1LUmfCOKPX 2WrSZ5BgkaELY7CT0dcql2pgRcFAAgDpLksh8DVTm+cMZD+AnrAX3xpm5bCrBW273Evb Fe1McGHGRgUOOZUbX2ER71b1ciSveqqmeTyX582bh8z5GWBEO60GB29TOFwb78f/BmUj rw2VFCL0BDXb50knLqzBthVgcJtRN7NQYNkyMMe1dWbkDb8SkI6hrdjvoOnVOOcRtpnQ /aYQ==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; arc=pass (i=1 spf=pass spfdomain=nxp.com dmarc=pass fromdomain=nxp.com); spf=pass (google.com: domain of linux-kernel+bounces-191678-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-191678-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Return-Path: Received: from sy.mirrors.kernel.org (sy.mirrors.kernel.org. [147.75.48.161]) by mx.google.com with ESMTPS id d9443c01a7336-1f44c7c0758si72762965ad.141.2024.05.27.20.20.32 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Mon, 27 May 2024 20:20:32 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-191678-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) client-ip=147.75.48.161; Authentication-Results: mx.google.com; arc=pass (i=1 spf=pass spfdomain=nxp.com dmarc=pass fromdomain=nxp.com); spf=pass (google.com: domain of linux-kernel+bounces-191678-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.48.161 as permitted sender) smtp.mailfrom="linux-kernel+bounces-191678-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=fail (p=NONE sp=NONE dis=NONE) header.from=nxp.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sy.mirrors.kernel.org (Postfix) with ESMTPS id 4846DB22B2E for ; Tue, 28 May 2024 03:19:50 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id 2E67B1BDC8; Tue, 28 May 2024 03:19:28 +0000 (UTC) Received: from inva021.nxp.com (inva021.nxp.com [92.121.34.21]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id 35DE617BA2; Tue, 28 May 2024 03:19:25 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=92.121.34.21 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716866367; cv=none; b=d6WHuWr3px2/ohNGQ5wHYk6kyC+FPpXUgWOWycCI4FxCgnOzU5X9igJPYDGsO/FylwVoMaFdoU3Vqnr1LAaBwqspbF1I/eD/7yeUgt5cz6YSnTNV2lF2J9mFkRFv4CB8+NvsPlkGSfUB65ca8jpAw7VPXb/oO+6EaBMCj0+Y2Hw= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1716866367; c=relaxed/simple; bh=e850BOrHtoT0p+95kF2U9phy1Fa9KRAyo3EXKlRr4J4=; h=From:To:Cc:Subject:Date:Message-Id:In-Reply-To:References; b=CpqupevXOUligeYwKb2kpkLjPMaPYaT+pu6hZWaqieJKDD3ETOgnh9l67+CsNOxt9FLzG7kXZ9tGcwBAOJ4S1ObG866Hr6aOZT+5+IITiSfTCHyPetyogd686aQLWEMl8sXoKfDTsYqZRLqkLJ6GmhbJj4GaeIO2EJwaijE/aiM= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com; spf=pass smtp.mailfrom=nxp.com; arc=none smtp.client-ip=92.121.34.21 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=nxp.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=nxp.com Received: from inva021.nxp.com (localhost [127.0.0.1]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id 797F820072A; Tue, 28 May 2024 05:19:18 +0200 (CEST) Received: from aprdc01srsp001v.ap-rdc01.nxp.com (aprdc01srsp001v.ap-rdc01.nxp.com [165.114.16.16]) by inva021.eu-rdc02.nxp.com (Postfix) with ESMTP id EAF8D200691; Tue, 28 May 2024 05:19:17 +0200 (CEST) Received: from localhost.localdomain (shlinux2.ap.freescale.net [10.192.224.44]) by aprdc01srsp001v.ap-rdc01.nxp.com (Postfix) with ESMTP id 02CA6181D0E3; Tue, 28 May 2024 11:19:15 +0800 (+08) From: Richard Zhu To: conor@kernel.org, vkoul@kernel.org, kishon@kernel.org, robh+dt@kernel.org, krzysztof.kozlowski+dt@linaro.org, frank.li@nxp.com, conor+dt@kernel.org Cc: hongxing.zhu@nxp.com, linux-phy@lists.infradead.org, devicetree@vger.kernel.org, linux-arm-kernel@lists.infradead.org, linux-kernel@vger.kernel.org, kernel@pengutronix.de, imx@lists.linux.dev Subject: [PATCH v6 1/2] dt-bindings: phy: Add i.MX8Q HSIO SerDes PHY binding Date: Tue, 28 May 2024 10:59:13 +0800 Message-Id: <1716865154-25044-2-git-send-email-hongxing.zhu@nxp.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1716865154-25044-1-git-send-email-hongxing.zhu@nxp.com> References: <1716865154-25044-1-git-send-email-hongxing.zhu@nxp.com> X-Virus-Scanned: ClamAV using ClamSMTP Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: Add i.MX8QM and i.MX8QXP HSIO SerDes PHY binding. Introduce one HSIO configuration 'fsl,hsio-cfg', which need be set at initialization according to board design. Signed-off-by: Richard Zhu --- .../bindings/phy/fsl,imx8qm-hsio.yaml | 164 ++++++++++++++++++ 1 file changed, 164 insertions(+) create mode 100644 Documentation/devicetree/bindings/phy/fsl,imx8qm-hsio.yaml diff --git a/Documentation/devicetree/bindings/phy/fsl,imx8qm-hsio.yaml b/Documentation/devicetree/bindings/phy/fsl,imx8qm-hsio.yaml new file mode 100644 index 000000000000..8af342ef3be3 --- /dev/null +++ b/Documentation/devicetree/bindings/phy/fsl,imx8qm-hsio.yaml @@ -0,0 +1,164 @@ +# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) +%YAML 1.2 +--- +$id: http://devicetree.org/schemas/phy/fsl,imx8qm-hsio.yaml# +$schema: http://devicetree.org/meta-schemas/core.yaml# + +title: Freescale i.MX8QM SoC series High Speed IO(HSIO) SERDES PHY + +maintainers: + - Richard Zhu + +properties: + compatible: + enum: + - fsl,imx8qm-hsio + - fsl,imx8qxp-hsio + reg: + items: + - description: Base address and length of the PHY block + - description: HSIO control and status registers(CSR) of the PHY + - description: HSIO CSR of the controller bound to the PHY + - description: HSIO CSR for MISC + + reg-names: + items: + - const: reg + - const: phy + - const: ctrl + - const: misc + + "#phy-cells": + const: 3 + description: + The first defines lane index. + The second defines the type of the PHY refer to the include phy.h. + The third defines the controller index, indicated which controller + is bound to the lane. + + clocks: + minItems: 5 + maxItems: 14 + + clock-names: + minItems: 5 + maxItems: 14 + + fsl,hsio-cfg: + description: + Specifies the use case of the HSIO module in the hardware design. + Regarding the design of i.MX8QM HSIO subsystem, HSIO module can be + confiured as following three use cases. + +-------------------------------------+ + | | i.MX8QM | + |----------------|--------------------| + | | Lane0| Lane1| Lane2| + |----------------|------|------|------| + | pcieax2sata | PCIEA| PCIEA| SATA | + |----------------|------|------|------| + | pcieax2pcieb | PCIEA| PCIEA| PCIEB| + |----------------|------|------|------| + | pcieapciebsata | PCIEA| PCIEB| SATA | + +-------------------------------------+ + $ref: /schemas/types.yaml#/definitions/string + enum: [ pcieax2sata, pcieax2pcieb, pcieapciebsata] + default: pcieapciebsata + + fsl,refclk-pad-mode: + description: + Specifies the mode of the refclk pad used. INPUT(PHY refclock is + provided externally via the refclk pad) or OUTPUT(PHY refclock is + derived from SoC internal source and provided on the refclk pad). + This property not exists means unused(PHY refclock is derived from + SoC internal source). + $ref: /schemas/types.yaml#/definitions/string + enum: [ input, output, unused ] + default: unused + + power-domains: + minItems: 1 + maxItems: 2 + +required: + - compatible + - reg + - reg-names + - "#phy-cells" + - clocks + - clock-names + - fsl,hsio-cfg + +allOf: + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8qxp-hsio + then: + properties: + clock-names: + items: + - const: pclk0 + - const: apb_pclk0 + - const: phy0_crr + - const: ctl0_crr + - const: misc_crr + power-domains: + maxItems: 1 + + - if: + properties: + compatible: + contains: + enum: + - fsl,imx8qm-hsio + then: + properties: + clock-names: + items: + - const: pclk0 + - const: pclk1 + - const: apb_pclk0 + - const: apb_pclk1 + - const: pclk2 + - const: epcs_tx + - const: epcs_rx + - const: apb_pclk2 + - const: phy0_crr + - const: phy1_crr + - const: ctl0_crr + - const: ctl1_crr + - const: ctl2_crr + - const: misc_crr + power-domains: + minItems: 2 + +additionalProperties: false + +examples: + - | + #include + #include + #include + #include + + phy@5f1a0000 { + compatible = "fsl,imx8qxp-hsio"; + reg = <0x5f1a0000 0x10000>, + <0x5f120000 0x10000>, + <0x5f140000 0x10000>, + <0x5f160000 0x10000>; + reg-names = "reg", "phy", "ctrl", "misc"; + clocks = <&phyx1_lpcg IMX_LPCG_CLK_0>, + <&phyx1_lpcg IMX_LPCG_CLK_4>, + <&phyx1_crr1_lpcg IMX_LPCG_CLK_4>, + <&pcieb_crr3_lpcg IMX_LPCG_CLK_4>, + <&misc_crr5_lpcg IMX_LPCG_CLK_4>; + clock-names = "pclk0", "apb_pclk0", "phy0_crr", "ctl0_crr", "misc_crr"; + power-domains = <&pd IMX_SC_R_SERDES_1>; + #phy-cells = <3>; + fsl,hsio-cfg = "pcieapciebsata"; + fsl,refclk-pad-mode = "input"; + }; +... -- 2.37.1