Received: by 2002:ab2:6c55:0:b0:1fd:c486:4f03 with SMTP id v21csp372123lqp; Wed, 12 Jun 2024 04:24:22 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCVFxwBsOYSPYNCDFuMPbKfA3NdyM4hO6pgFoet79Qe0VwocyL10IrmtPKruGffm6ITwt24J+AOHg6UgDh7aJC+w0QbxKM3xF1Jycl4cFw== X-Google-Smtp-Source: AGHT+IHCXRXKyRaTbSynKe4L8rkhSkkL4drCP6gHPkXxPYatAHQSpSHQZIXOwh4I96uiBOwUqZeC X-Received: by 2002:a17:90a:8c90:b0:2c2:db4e:16eb with SMTP id 98e67ed59e1d1-2c4a73d9033mr2789586a91.7.1718191462051; Wed, 12 Jun 2024 04:24:22 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1718191462; cv=pass; d=google.com; s=arc-20160816; b=boLNfa6AIoaIIcUGPNmeiyg+2WVKUY0Bq7amwt6o4PcbrJh3u9ubBdhYmnRM/UON6x eDZbSQZnzgkxwEqpfnINQm7NSdlpflDV5bdeTif0z/A78CWrDtfZxKyKhKvLN9jFWcln BG0Z8QFDnVljFH94aHpAuzjWBWGj+pL9TXv5UrdyUdytvYwm36df3YQO5wbDT3/Sq3AX /Mqq5AtPOj6XI6AyQtZXx1GUYumtZyPwtrD/ncD93bLgIdYLnY6Max2I1QxwJ26EIyU1 UZ6waOB1YOUuqzbTxruXha8wlp281uA1UWDR/6J7mG7YL32mUEMjkG8EYciw7/u9ZiWJ x0pQ== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-transfer-encoding:mime-version:list-unsubscribe :list-subscribe:list-id:precedence:references:in-reply-to:message-id :date:subject:cc:to:from:dkim-signature; bh=Fm3gSMiNzrdHKIFA77h2NfEyQ//8GBh5MiQ6qjgFm1c=; fh=7q+1ouAX1wSZkCoOmYujuIF07kmFIC+4p5OHrkjCON8=; b=TWPfJTdWPzf5AI+18Cmpj2LLCUm8gWuTjgtTSlbhuy4OccNPuJ7GFfNtx9me0jhoB1 cJLdXnUiXUXJKqInSflGkPzd5sLxohAfWpTW4ABhtHlIAIIwb7GgfBd+hwvrwiSdQdIi ULM6BgPtth78JqGmksIecRq+6HcM3o+NVBHIxR2KQ3YxTtzR9IMbtQk6BhsU3DSB8T3N T0AMpBYf0th1Qi32t9DA78ypC1v3V3tFZb16kGKjNxbreotCLtCBQr4jEvAbQeDpB5hQ vJFtZtBJYyY/0LCi6Ovh3RWJ41qGfMBGgRqnPrPlHtOdEnM40wP/nS8uiHRKTczL7qQR zRVw==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=ckptAB7n; arc=pass (i=1 spf=pass spfdomain=microchip.com dkim=pass dkdomain=microchip.com dmarc=pass fromdomain=microchip.com); spf=pass (google.com: domain of linux-kernel+bounces-211412-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-211412-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=microchip.com Return-Path: Received: from sv.mirrors.kernel.org (sv.mirrors.kernel.org. [2604:1380:45e3:2400::1]) by mx.google.com with ESMTPS id 98e67ed59e1d1-2c4b2d7899fsi519530a91.180.2024.06.12.04.24.21 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Wed, 12 Jun 2024 04:24:22 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-211412-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) client-ip=2604:1380:45e3:2400::1; Authentication-Results: mx.google.com; dkim=pass header.i=@microchip.com header.s=mchp header.b=ckptAB7n; arc=pass (i=1 spf=pass spfdomain=microchip.com dkim=pass dkdomain=microchip.com dmarc=pass fromdomain=microchip.com); spf=pass (google.com: domain of linux-kernel+bounces-211412-linux.lists.archive=gmail.com@vger.kernel.org designates 2604:1380:45e3:2400::1 as permitted sender) smtp.mailfrom="linux-kernel+bounces-211412-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=REJECT sp=REJECT dis=NONE) header.from=microchip.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by sv.mirrors.kernel.org (Postfix) with ESMTPS id 9A407287737 for ; Wed, 12 Jun 2024 11:24:21 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id EDC9416FF48; Wed, 12 Jun 2024 11:23:32 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b="ckptAB7n" Received: from esa.microchip.iphmx.com (esa.microchip.iphmx.com [68.232.153.233]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id A601B16F0E4; Wed, 12 Jun 2024 11:23:30 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=68.232.153.233 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718191412; cv=none; b=JKlasTMCmvQ+JXhVAkF4qV5k/ezW6YmcCFkS+uW1vAfKOqRFroaP6zBH7raqPbxVixIp9CjngUt/7SD8BU+ee4cTtM3PGJHk023Cn1pvFs6Be1/yHOTvA2FeGe7qQKR8B8hulcIkCgUeuK/2nCWMTcV3QsUMVEtzliqJq1M6WHA= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718191412; c=relaxed/simple; bh=oFdeEmSZCx2CmTI24Mlau+qRlUsKvxGoVQk9WMKPt7Y=; h=From:To:CC:Subject:Date:Message-ID:In-Reply-To:References: MIME-Version:Content-Type; b=JI+8Ima5lxU8Ed51xGXyHRdXtpA95YfYYU0qyOydw8hWWYzxhjc2ovTQBzZDJldVA8OsogbDEzApnUtIxtw/CaS3EY3UADEuGbVsRX7GG3iGlRIzIGRcskG9OEnP3edcKJnnHbWJwruvnvvML98hr9o7as0r1/EL5+gdewH0+YY= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=microchip.com; spf=pass smtp.mailfrom=microchip.com; dkim=pass (2048-bit key) header.d=microchip.com header.i=@microchip.com header.b=ckptAB7n; arc=none smtp.client-ip=68.232.153.233 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=reject dis=none) header.from=microchip.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=microchip.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=microchip.com; i=@microchip.com; q=dns/txt; s=mchp; t=1718191410; x=1749727410; h=from:to:cc:subject:date:message-id:in-reply-to: references:mime-version:content-transfer-encoding; bh=oFdeEmSZCx2CmTI24Mlau+qRlUsKvxGoVQk9WMKPt7Y=; b=ckptAB7nUOhrXp4JJPVc45MEshIPqq7ojQgCenAFRKqZy+C7QAvlgHRn q5lJjPHDKDvbnydniIlh425fHfFcfMrby/W4S7YcZS+euorYWHG5RsY9b 1kv7AWXx3MR49VJVd4RGW3GZlmGOf6RsVodbAxHegSkzCF9aw3LKDn6zC AxV6dkqixBUaOa5Yi3Vp8HuWF2Jowgdr67qSBS5YLW/9++rMXHsWav1eE TLergs9x/Q8Ec54aDRoj0WcHfFqZFS9BnnNuj59tIi6tYE48VOFCeMMfo Oy44r9C45oPQiojo8C0caKlL44670OUZ6p3uNdLXkHmEatsdKNCmKTDbU Q==; X-CSE-ConnectionGUID: hzPuRHFvRM+Wy8rrRTyffQ== X-CSE-MsgGUID: 0FhutBR6Rw27WmRvE+rb1A== X-IronPort-AV: E=Sophos;i="6.08,233,1712646000"; d="scan'208";a="29761705" X-Amp-Result: SKIPPED(no attachment in message) Received: from unknown (HELO email.microchip.com) ([170.129.1.10]) by esa1.microchip.iphmx.com with ESMTP/TLS/ECDHE-RSA-AES128-GCM-SHA256; 12 Jun 2024 04:23:22 -0700 Received: from chn-vm-ex01.mchp-main.com (10.10.85.143) by chn-vm-ex04.mchp-main.com (10.10.85.152) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_128_GCM_SHA256) id 15.1.2507.35; Wed, 12 Jun 2024 04:22:46 -0700 Received: from daire-X570.microchip.com (10.10.85.11) by chn-vm-ex01.mchp-main.com (10.10.85.143) with Microsoft SMTP Server id 15.1.2507.35 via Frontend Transport; Wed, 12 Jun 2024 04:22:43 -0700 From: To: , CC: , , , , , , , , , Subject: [PATCH v3 1/3] PCI: microchip: Fix outbound address translation tables Date: Wed, 12 Jun 2024 12:22:11 +0100 Message-ID: <20240612112213.2734748-2-daire.mcnamara@microchip.com> X-Mailer: git-send-email 2.34.1 In-Reply-To: <20240612112213.2734748-1-daire.mcnamara@microchip.com> References: <20240612112213.2734748-1-daire.mcnamara@microchip.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Transfer-Encoding: 8bit Content-Type: text/plain From: Daire McNamara On Microchip PolarFire SoC (MPFS) the PCIe Root Port can be behind one of three general-purpose Fabric Interface Controller (FIC) buses that encapsulate an AXI-M interface. That FIC is responsible for managing the translations of the upper 32-bits of the AXI-M address. On MPFS, the Root Port driver needs to take account of that outbound address translation done by the parent FIC bus before setting up its own outbound address translation tables. In all cases on MPFS, the remaining outbound address translation tables are 32-bit only. Limit the outbound address translation tables to 32-bit only. Fixes: 6f15a9c9f941 ("PCI: microchip: Add Microchip Polarfire PCIe controller driver") Signed-off-by: Daire McNamara --- drivers/pci/controller/pcie-microchip-host.c | 10 +++++----- 1 file changed, 5 insertions(+), 5 deletions(-) diff --git a/drivers/pci/controller/pcie-microchip-host.c b/drivers/pci/controller/pcie-microchip-host.c index 137fb8570ba2..853adce24492 100644 --- a/drivers/pci/controller/pcie-microchip-host.c +++ b/drivers/pci/controller/pcie-microchip-host.c @@ -933,7 +933,7 @@ static int mc_pcie_init_irq_domains(struct mc_pcie *port) static void mc_pcie_setup_window(void __iomem *bridge_base_addr, u32 index, phys_addr_t axi_addr, phys_addr_t pci_addr, - size_t size) + u64 size) { u32 atr_sz = ilog2(size) - 1; u32 val; @@ -983,7 +983,8 @@ static int mc_pcie_setup_windows(struct platform_device *pdev, if (resource_type(entry->res) == IORESOURCE_MEM) { pci_addr = entry->res->start - entry->offset; mc_pcie_setup_window(bridge_base_addr, index, - entry->res->start, pci_addr, + entry->res->start & 0xffffffff, + pci_addr, resource_size(entry->res)); index++; } @@ -1117,9 +1118,8 @@ static int mc_platform_init(struct pci_config_window *cfg) int ret; /* Configure address translation table 0 for PCIe config space */ - mc_pcie_setup_window(bridge_base_addr, 0, cfg->res.start, - cfg->res.start, - resource_size(&cfg->res)); + mc_pcie_setup_window(bridge_base_addr, 0, cfg->res.start & 0xffffffff, + 0, resource_size(&cfg->res)); /* Need some fixups in config space */ mc_pcie_enable_msi(port, cfg->win); -- 2.34.1