Received: by 2002:a89:413:0:b0:1fd:dba5:e537 with SMTP id m19csp654276lqs; Fri, 14 Jun 2024 01:16:19 -0700 (PDT) X-Forwarded-Encrypted: i=3; AJvYcCUYKEuacBQjlnzxD1oRlkIPthVmMYopW0dKF6boZEv6nqINOsluwOkHeaV+gOnYPZQL7IEZ5pGjOx8Fy34pGhaNslWyTJYo5ht4wXqYkw== X-Google-Smtp-Source: AGHT+IHIRC5nTUyhAx4TqNGIrx25Xwgg8tDUMYGWIpWRMxmFkc1oZhYTR581D9MwNWawJ0PhPEcy X-Received: by 2002:a50:c31b:0:b0:57c:ad11:e755 with SMTP id 4fb4d7f45d1cf-57cbd69c382mr1514871a12.33.1718352979811; Fri, 14 Jun 2024 01:16:19 -0700 (PDT) ARC-Seal: i=2; a=rsa-sha256; t=1718352979; cv=pass; d=google.com; s=arc-20160816; b=wJlQmYy9XrTW4ftX3gIJ0HPZEn37SwZZh1hH5Ss/YfyBJ24B6XiLH23Jx7kz2g9Eny VElTeMnoNKWXwOLc5t4TmQHaGzvaoQUZF+JDfZHn2oecAuJqnC+AF96CJp7KyFKA3Wrh Pn5EI/sMjv3nETKMdD4j9et9QibYanqhRxHkYE/LXihJ2WlZy2umn4CNlIoXru2pz80I sd/Ro8BW6JdWBDKWT9CywKfDHQLKNQq72F6xbK03YYzwHFkAFWI72wrjhUfFOihL3DMv 8xVllRqAypH5VRXahg/qJb1czw/sD8TfPIJpcjw9nHHYwLMsAjzStjMo1isQEO/hGGyC /dgg== ARC-Message-Signature: i=2; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=content-disposition:mime-version:list-unsubscribe:list-subscribe :list-id:precedence:message-id:subject:cc:to:from:date :dkim-signature; bh=k9nhac2312K6KVVKvafFUUWwzzG7IZkq5r+B5zDVAlI=; fh=pAlGTS39V+pSy2N8zcHh/z6yaS1yXhis2HL1SxOaxWI=; b=JIe+kKLiezsXO2wr9MTU2pfu/vcab8U178eiFQb1LKyJb8yPNFday4iWPEqjGfOvbK I3xlj9dWAcPYM47p5VUKnVNevCEnlN+sMUHM0GRwtAph6stFBX4tMjhC97ABPueK4MmG mxcRDxIONeDWV4ZxQR2UorRn5t75xhk1/AHvta2xANBZT215jCyC5JrLmlMMPhnT1WsI 7kJzQf+C0W3pjnCOAuZ1BMaXHRzY6btKMF4zQ5NTylOUkYVogsDPTaUBmVEoNmHXyLNb sKFrN2vhFDv7ZswxzPkZTBaqHatu5Uq2rx0+vSyvs2jbjGPw0DR/1457LZVNii9jqnNS VW8A==; dara=google.com ARC-Authentication-Results: i=2; mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=m1ysXAkv; arc=pass (i=1 spf=pass spfdomain=intel.com dkim=pass dkdomain=intel.com dmarc=pass fromdomain=intel.com); spf=pass (google.com: domain of linux-kernel+bounces-214525-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-214525-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Return-Path: Received: from am.mirrors.kernel.org (am.mirrors.kernel.org. [147.75.80.249]) by mx.google.com with ESMTPS id 4fb4d7f45d1cf-57cb742cedbsi1552946a12.324.2024.06.14.01.16.19 for (version=TLS1_3 cipher=TLS_AES_256_GCM_SHA384 bits=256/256); Fri, 14 Jun 2024 01:16:19 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-kernel+bounces-214525-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) client-ip=147.75.80.249; Authentication-Results: mx.google.com; dkim=pass header.i=@intel.com header.s=Intel header.b=m1ysXAkv; arc=pass (i=1 spf=pass spfdomain=intel.com dkim=pass dkdomain=intel.com dmarc=pass fromdomain=intel.com); spf=pass (google.com: domain of linux-kernel+bounces-214525-linux.lists.archive=gmail.com@vger.kernel.org designates 147.75.80.249 as permitted sender) smtp.mailfrom="linux-kernel+bounces-214525-linux.lists.archive=gmail.com@vger.kernel.org"; dmarc=pass (p=NONE sp=NONE dis=NONE) header.from=intel.com Received: from smtp.subspace.kernel.org (wormhole.subspace.kernel.org [52.25.139.140]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by am.mirrors.kernel.org (Postfix) with ESMTPS id 5ACFE1F2281E for ; Fri, 14 Jun 2024 08:16:19 +0000 (UTC) Received: from localhost.localdomain (localhost.localdomain [127.0.0.1]) by smtp.subspace.kernel.org (Postfix) with ESMTP id B6A6014A09F; Fri, 14 Jun 2024 08:15:50 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b="m1ysXAkv" Received: from mgamail.intel.com (mgamail.intel.com [192.198.163.19]) (using TLSv1.2 with cipher ECDHE-RSA-AES256-GCM-SHA384 (256/256 bits)) (No client certificate requested) by smtp.subspace.kernel.org (Postfix) with ESMTPS id E4B0C12EBD7 for ; Fri, 14 Jun 2024 08:15:47 +0000 (UTC) Authentication-Results: smtp.subspace.kernel.org; arc=none smtp.client-ip=192.198.163.19 ARC-Seal:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718352949; cv=none; b=Lh9+lJe53px4r6kjETOaH6jalCvvb/cme5WZdUhqbj7iaVPxT2GE+m3hktS3M6Y4rmb/qDfG/3MZT1Dy3nexhhOwsUoLR5zu/1ugAaF5x5G8E75piK0cGRVHITXd8+dzDZXjrPFHuEBU22SHH47qwyibAVZltp17oyW7Q69v5Oo= ARC-Message-Signature:i=1; a=rsa-sha256; d=subspace.kernel.org; s=arc-20240116; t=1718352949; c=relaxed/simple; bh=4mnjHBMloQMjDPRIX8P2PWaHjyUmlgF71dog2aQTlQw=; h=Date:From:To:Cc:Subject:Message-ID:MIME-Version:Content-Type: Content-Disposition; b=A+ifGNQGZol72ySU1g/YPiarOsE9lFvKeLrMEpUigpgu3RqVHPDdcM3DqWZY1DgovtPWVXpXmReOvSvsREUv3FsEQbYaP/gGUv7h8RnCluIrsuUdUsLfMG6+JVAB5JNijgkglQ1CTUB7kb6TjF9sYs89FIq9m++2Xq5DFR/IM88= ARC-Authentication-Results:i=1; smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com; spf=pass smtp.mailfrom=intel.com; dkim=pass (2048-bit key) header.d=intel.com header.i=@intel.com header.b=m1ysXAkv; arc=none smtp.client-ip=192.198.163.19 Authentication-Results: smtp.subspace.kernel.org; dmarc=pass (p=none dis=none) header.from=intel.com Authentication-Results: smtp.subspace.kernel.org; spf=pass smtp.mailfrom=intel.com DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1718352948; x=1749888948; h=date:from:to:cc:subject:message-id:mime-version; bh=4mnjHBMloQMjDPRIX8P2PWaHjyUmlgF71dog2aQTlQw=; b=m1ysXAkvOj56x2o8LpcH6vBrb9FukAcUsBIUiX2CaXlJK/XbUspdn+GH RJbdR/9kdbNNk9WEUBDprcrEUnN2waTxim56GoUHDFbrDIhCfJTDlgkP4 Ca68mlMQYGlAzkGZwV8BnZP0wNf5+Gyg48OH3CswkwYeKixC8YYH8iOKf wzwNzWz/AJfC7hTGwdmgp+P8+G698xWu/83H4fpuzrnM/gL5w2GGZSluR HwOqUx9ZbVbOjNanxpCVAX67Oy9SidysRQbSqlGnOcPwSomcNx6ErVNgg 7egD5gI3twqUBPpHD9UEqGgMc9G5Zm9ABhbO6Wke/JJ5M3fKKxPtDWLe9 g==; X-CSE-ConnectionGUID: Lv9CqwNaSIyQBh2asWAgoQ== X-CSE-MsgGUID: y8F9juBoR5+jedmm2nTKrw== X-IronPort-AV: E=McAfee;i="6700,10204,11102"; a="15010635" X-IronPort-AV: E=Sophos;i="6.08,237,1712646000"; d="scan'208";a="15010635" Received: from fmviesa006.fm.intel.com ([10.60.135.146]) by fmvoesa113.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 14 Jun 2024 01:15:47 -0700 X-CSE-ConnectionGUID: +i/04Hn1SFKRCOHFoUukKA== X-CSE-MsgGUID: OR5/AC3cSCSjSjQHxoDwKg== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="6.08,237,1712646000"; d="scan'208";a="40316906" Received: from lkp-server01.sh.intel.com (HELO 9e3ee4e9e062) ([10.239.97.150]) by fmviesa006.fm.intel.com with ESMTP; 14 Jun 2024 01:15:45 -0700 Received: from kbuild by 9e3ee4e9e062 with local (Exim 4.96) (envelope-from ) id 1sI263-00011C-1I; Fri, 14 Jun 2024 08:15:43 +0000 Date: Fri, 14 Jun 2024 16:15:15 +0800 From: kernel test robot To: Luca Weiss Cc: oe-kbuild-all@lists.linux.dev, linux-kernel@vger.kernel.org, Bjorn Andersson , Konrad Dybcio Subject: arch/arm64/boot/dts/qcom/pmi632.dtsi:155.19-163.5: Warning (avoid_unnecessary_addr_size): /soc@0/spmi@200f000/pmic@3/pwm: unnecessary #address-cells/#size-cells without "ranges" or child "reg" property Message-ID: <202406141648.ezZLgHWo-lkp@intel.com> Precedence: bulk X-Mailing-List: linux-kernel@vger.kernel.org List-Id: List-Subscribe: List-Unsubscribe: MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline tree: https://git.kernel.org/pub/scm/linux/kernel/git/torvalds/linux.git master head: d20f6b3d747c36889b7ce75ee369182af3decb6b commit: 0c4f10917d22e6f36080617bfe71de1ae854ee58 arm64: dts: qcom: sdm632-fairphone-fp3: Add notification LED date: 1 year, 1 month ago config: arm64-randconfig-r113-20240606 (https://download.01.org/0day-ci/archive/20240614/202406141648.ezZLgHWo-lkp@intel.com/config) compiler: clang version 19.0.0git (https://github.com/llvm/llvm-project d7d2d4f53fc79b4b58e8d8d08151b577c3699d4a) reproduce: (https://download.01.org/0day-ci/archive/20240614/202406141648.ezZLgHWo-lkp@intel.com/reproduce) If you fix the issue in a separate patch/commit (i.e. not just a new version of the same patch/commit), kindly add following tags | Reported-by: kernel test robot | Closes: https://lore.kernel.org/oe-kbuild-all/202406141648.ezZLgHWo-lkp@intel.com/ dtcheck warnings: (new ones prefixed by >>) arch/arm64/boot/dts/qcom/msm8953.dtsi:175.9-179.4: Warning (unit_address_vs_reg): /memory: node has a reg or ranges property, but no unit name arch/arm64/boot/dts/qcom/msm8953.dtsi:865.22-915.6: Warning (avoid_unnecessary_addr_size): /soc@0/display-subsystem@1a00000/dsi@1a94000: unnecessary #address-cells/#size-cells without "ranges" or child "reg" property arch/arm64/boot/dts/qcom/pmi632.dtsi:149.9-164.4: Warning (avoid_unnecessary_addr_size): /soc@0/spmi@200f000/pmic@3: unnecessary #address-cells/#size-cells without "ranges" or child "reg" property >> arch/arm64/boot/dts/qcom/pmi632.dtsi:155.19-163.5: Warning (avoid_unnecessary_addr_size): /soc@0/spmi@200f000/pmic@3/pwm: unnecessary #address-cells/#size-cells without "ranges" or child "reg" property vim +155 arch/arm64/boot/dts/qcom/pmi632.dtsi a1f0f2ebb044c7 Luca Weiss 2023-05-23 40 a1f0f2ebb044c7 Luca Weiss 2023-05-23 41 &spmi_bus { a1f0f2ebb044c7 Luca Weiss 2023-05-23 42 pmic@2 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 43 compatible = "qcom,pmi632", "qcom,spmi-pmic"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 44 reg = <0x2 SPMI_USID>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 45 #address-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 46 #size-cells = <0>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 47 a1f0f2ebb044c7 Luca Weiss 2023-05-23 48 pmi632_temp: temp-alarm@2400 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 49 compatible = "qcom,spmi-temp-alarm"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 50 reg = <0x2400>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 51 interrupts = <0x2 0x24 0x0 IRQ_TYPE_EDGE_BOTH>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 52 #thermal-sensor-cells = <0>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 53 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 54 a1f0f2ebb044c7 Luca Weiss 2023-05-23 55 pmi632_adc: adc@3100 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 56 compatible = "qcom,spmi-adc5"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 57 reg = <0x3100>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 58 #address-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 59 #size-cells = <0>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 60 #io-channel-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 61 interrupts = <0x2 0x31 0x0 IRQ_TYPE_EDGE_RISING>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 62 a1f0f2ebb044c7 Luca Weiss 2023-05-23 63 channel@0 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 64 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 65 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 66 label = "ref_gnd"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 67 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 68 a1f0f2ebb044c7 Luca Weiss 2023-05-23 69 channel@1 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 70 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 71 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 72 label = "vref_1p25"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 73 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 74 a1f0f2ebb044c7 Luca Weiss 2023-05-23 75 channel@6 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 76 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 77 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 78 label = "die_temp"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 79 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 80 a1f0f2ebb044c7 Luca Weiss 2023-05-23 81 channel@7 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 82 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 83 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 84 label = "usb_in_i_uv"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 85 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 86 a1f0f2ebb044c7 Luca Weiss 2023-05-23 87 channel@8 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 88 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 89 qcom,pre-scaling = <1 16>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 90 label = "usb_in_v_div_16"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 91 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 92 a1f0f2ebb044c7 Luca Weiss 2023-05-23 93 channel@9 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 94 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 95 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 96 label = "chg_temp"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 97 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 98 a1f0f2ebb044c7 Luca Weiss 2023-05-23 99 channel@4b { a1f0f2ebb044c7 Luca Weiss 2023-05-23 100 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 101 qcom,hw-settle-time = <200>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 102 qcom,pre-scaling = <1 1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 103 qcom,ratiometric; a1f0f2ebb044c7 Luca Weiss 2023-05-23 104 label = "bat_id"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 105 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 106 a1f0f2ebb044c7 Luca Weiss 2023-05-23 107 channel@83 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 108 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 109 qcom,pre-scaling = <1 3>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 110 label = "vph_pwr"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 111 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 112 a1f0f2ebb044c7 Luca Weiss 2023-05-23 113 channel@84 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 114 reg = ; a1f0f2ebb044c7 Luca Weiss 2023-05-23 115 qcom,pre-scaling = <1 3>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 116 label = "vbat_sns"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 117 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 118 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 119 a1f0f2ebb044c7 Luca Weiss 2023-05-23 120 pmi632_adc_tm: adc-tm@3500 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 121 compatible = "qcom,spmi-adc-tm5"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 122 reg = <0x3500>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 123 interrupts = <0x2 0x35 0x0 IRQ_TYPE_EDGE_RISING>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 124 #thermal-sensor-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 125 #address-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 126 #size-cells = <0>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 127 status = "disabled"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 128 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 129 a1f0f2ebb044c7 Luca Weiss 2023-05-23 130 pmi632_sdam_7: nvram@b600 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 131 compatible = "qcom,spmi-sdam"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 132 reg = <0xb600>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 133 #address-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 134 #size-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 135 ranges = <0 0xb600 0x100>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 136 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 137 a1f0f2ebb044c7 Luca Weiss 2023-05-23 138 pmi632_gpios: gpio@c000 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 139 compatible = "qcom,pmi632-gpio", "qcom,spmi-gpio"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 140 reg = <0xc000>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 141 gpio-controller; a1f0f2ebb044c7 Luca Weiss 2023-05-23 142 gpio-ranges = <&pmi632_gpios 0 0 8>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 143 #gpio-cells = <2>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 144 interrupt-controller; a1f0f2ebb044c7 Luca Weiss 2023-05-23 145 #interrupt-cells = <2>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 146 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 147 }; a1f0f2ebb044c7 Luca Weiss 2023-05-23 148 a1f0f2ebb044c7 Luca Weiss 2023-05-23 149 pmic@3 { a1f0f2ebb044c7 Luca Weiss 2023-05-23 150 compatible = "qcom,pmi632", "qcom,spmi-pmic"; a1f0f2ebb044c7 Luca Weiss 2023-05-23 151 reg = <0x3 SPMI_USID>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 152 #address-cells = <1>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 153 #size-cells = <0>; a1f0f2ebb044c7 Luca Weiss 2023-05-23 154 a1f0f2ebb044c7 Luca Weiss 2023-05-23 @155 pmi632_lpg: pwm { :::::: The code at line 155 was first introduced by commit :::::: a1f0f2ebb044c7248c3f30b98de0f151505bd4bd arm64: dts: qcom: Add PMI632 PMIC :::::: TO: Luca Weiss :::::: CC: Bjorn Andersson -- 0-DAY CI Kernel Test Service https://github.com/intel/lkp-tests/wiki