Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1753904AbZJ1WZV (ORCPT ); Wed, 28 Oct 2009 18:25:21 -0400 Received: (majordomo@vger.kernel.org) by vger.kernel.org id S1753388AbZJ1WZU (ORCPT ); Wed, 28 Oct 2009 18:25:20 -0400 Received: from hera.kernel.org ([140.211.167.34]:35156 "EHLO hera.kernel.org" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1753145AbZJ1WZS (ORCPT ); Wed, 28 Oct 2009 18:25:18 -0400 Message-ID: <4AE8C4BF.8040306@kernel.org> Date: Wed, 28 Oct 2009 15:25:03 -0700 From: Yinghai Lu User-Agent: Thunderbird 2.0.0.23 (X11/20090817) MIME-Version: 1.0 To: "Eric W. Biederman" CC: Kenji Kaneshige , Jesse Barnes , "linux-kernel@vger.kernel.org" , "linux-pci@vger.kernel.org" , Alex Chiang , Ivan Kokshaysky , Bjorn Helgaas Subject: Re: [PATCH] pci: pciehp update the slot bridge res to get big range for pcie devices References: <4ADEB601.8020200@kernel.org> <4AE52B68.3070501@jp.fujitsu.com> <4AE53883.3070709@kernel.org> <4AE5545E.1020900@jp.fujitsu.com> <4AE55D12.30403@kernel.org> <4AE57976.4060107@jp.fujitsu.com> <4AE5E37F.8070707@kernel.org> <4AE5EFDB.2060908@kernel.org> <4AE80170.6030402@jp.fujitsu.com> <4AE88305.8020207@kernel.org> <4AE897B4.9030206@kernel.org> <4AE8A080.1040208@kernel.org> <4AE8BA1D.5030908@kernel.org> In-Reply-To: <4AE8BA1D.5030908@kernel.org> Content-Type: text/plain; charset=ISO-8859-1 Content-Transfer-Encoding: 7bit Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 6130 Lines: 139 Yinghai Lu wrote: > Eric W. Biederman wrote: >> Yinghai Lu writes: >> >>> Eric W. Biederman wrote: >>>> Yinghai Lu writes: >>>> >>>>> Eric W. Biederman wrote: >>>>>> Yinghai Lu writes: >>>>>> >>>>>>> Kenji Kaneshige wrote: >>>>>>>> Yinghai Lu wrote: >>>>>>>>> Yinghai Lu wrote: >>>>>>>>>> Kenji Kaneshige wrote: >>>>>>>>>>> I understand you need to touch I/O base/limit and Mem base/limit. But >>>>>>>>>>> I don't understand why you also need to update bridge's BARs. Could >>>>>>>>>>> you please explain a little more about it? >>>>>>>>>>> >>>>>>>>>>> Just in case, my terminology "bridge's BARs" is Base Address Register >>>>>>>>>>> 0 (offset 0x10) and Base Address Register 1 (offset 0x14) in the >>>>>>>>>>> (type 1) configuration space header of the bridge. >>>>>>>>>> i mean 0x1c, 0x20, 0x28 >>>>>>>>>> >>>>>>>>>> did not notice that bridge device's 0x10, 0x14 are used... >>>>>>>>>> if port service need to use 0x10, 0x14, and the device is enabled, we >>>>>>>>>> should touch 0x10, and 0x14. >>>>>>>>> after check the code, if >>>>>>>>> pci_bridge_assign_resources ==> pdev_assign_resources_sorted ==> >>>>>>>>> pdev_sort_resources >>>>>>>>> >>>>>>>>> will not touch 0x10 and 0x14, if those resource is claimed by port >>>>>>>>> service. >>>>>>>>> >>>>>>>>> /* Sort resources by alignment */ >>>>>>>>> void pdev_sort_resources(struct pci_dev *dev, struct resource_list *head) >>>>>>>>> { int i; >>>>>>>>> for (i = 0; i < PCI_NUM_RESOURCES; i++) { >>>>>>>>> struct resource *r; >>>>>>>>> struct resource_list *list, *tmp; >>>>>>>>> resource_size_t r_align; >>>>>>>>> r = &dev->resource[i]; >>>>>>>>> if (r->flags & >>>>>>>>> IORESOURCE_PCI_FIXED) >>>>>>>>> continue; >>>>>>>>> if (!(r->flags) || r->parent) >>>>>>>>> continue; >>>>>>>>> >>>>>>>>> r->parent != NULL, will make it skip those two. >>>>>>>>> >>>>>>>>> So -v3 should be safe. >>>>>>>>> >>>>>>>> Thank you for the clarification. >>>>>>>> >>>>>>>> But I still don't understand the whole picture of your set of >>>>>>>> changes. Let me ask some questions. >>>>>>>> >>>>>>>> In my understanding of your set of changes, if there is a PCIe >>>>>>>> switch with some hot-plug slots and all of those slots are empty, >>>>>>>> I/O and Memory resources assigned by BIOS are all released at >>>>>>>> the boot time. For example, suppose the following case. >>>>>>>> >>>>>>>> bridge(A) >>>>>>>> | >>>>>>>> ----------------------- >>>>>>>> | | >>>>>>>> bridge(B) bridge(C) >>>>>>>> | | >>>>>>>> slot(1) slot(2) >>>>>>>> (empty) (empty) >>>>>>>> >>>>>>>> bridge(A): P2P bridge for switch upstream port >>>>>>>> bridge(B): P2P bridge for switch downstream port >>>>>>>> bridge(C): P2P bridge for switch downstream port >>>>>>>> >>>>>>>> In the above example, I/O and Mem resource assigned to bridge(A), >>>>>>>> bridge(B) and bridge(C) are all released at the boot time. Correct? >>>>>>>> >>>>>>>> Then, when a adapter card is hot-added to slot(1), I/O and Mem >>>>>>>> resources enough for enabling the hot-added adapter card is assigned >>>>>>>> to bridge(A), bridge(B) and the adapter card. Correct? >>>>>>>> >>>>>>>> Then, when an another adpater card is hot-added to slot(2), we >>>>>>>> need to assign enough resource to bridge(C) and the new card. >>>>>>>> But bridge(A) doesn't have enough resource for bridge(C) and >>>>>>>> the new card. In addition, all bridge(A) and bridge(B) and the >>>>>>>> adapter card on slot(1) are already working. How do you assign >>>>>>>> resource to bridge(C) and the card on slot(2)? >>>>>>>> >>>>>>> thanks, will update the patches to only handle leaf bridge, and don't touch min_size etc. >>>>>> Tell me what is your expected behavior if I plug a bridge with hotplug >>>>>> slots into a leaf hotplug slot? Will you assign me enough resources so >>>>>> that I can plug in additional devices? >>>>> no. >>>>> >>>>> you need to plug device in those slots and then insert it into a leaf hotplug slot. >>>> Scenario. >>>> >>>> I insert a bridge with pci hotplug slots into a leaf hotplug slot. >>>> Which adds more leave hotplug slots. >>>> >>>> Since the bridge itself is no longer a leaf slot it's resources will not >>>> get reassigned. >>>> >>>> Then I will have no resources to assign to the leaves? >>> so we still have your min_size code there. >>> >>> in your case: you need plug all card in your slots on that daughter >>> card at first, and then insert the daughter card to leaf slot in the >>> MB. >> Operationally that is an impossibility. I would not have multiple >> layers of hotplug if I only needed a single layer. >> >> Which means your patch would cause a regression in my setup. > > ok, may need to compare new range size and old range size before clear it. after closing look up the code, it looks it will not break your setup. 1. before the patches: a. when master card is inserted, all bridge in that card will get assigned with min_size b. when new cards is inserted to those slots in master card, will get assigned in the bridge size. 2. after the patches: v5 a. booted up, all leaf bridge mmio get clearred. b. when master card is inserted, all bridge in that card will get assigned with min_size, and master bridge will be sum of them c. when new cards is inserted to those slots in master card, will get assigned in the bridge size. can you check those two patches in your setup to verify it? http://patchwork.kernel.org/patch/56344/ http://patchwork.kernel.org/patch/56343/ Thanks Yinghai Lu -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/