Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1754802Ab0A0TdB (ORCPT ); Wed, 27 Jan 2010 14:33:01 -0500 Received: (majordomo@vger.kernel.org) by vger.kernel.org id S1754331Ab0A0Tcl (ORCPT ); Wed, 27 Jan 2010 14:32:41 -0500 Received: from wolverine02.qualcomm.com ([199.106.114.251]:12510 "EHLO wolverine02.qualcomm.com" rhost-flags-OK-OK-OK-OK) by vger.kernel.org with ESMTP id S1754383Ab0A0Tch (ORCPT ); Wed, 27 Jan 2010 14:32:37 -0500 X-IronPort-AV: E=McAfee;i="5400,1158,5874"; a="32894958" From: adharmap@codeaurora.org To: linux-arm-kernel@lists.infradead.org Cc: Russell King , Ingo Molnar , Catalin Marinas , Yinghai Lu , Tony Lindgren , Santosh Shilimkar , Kevin Hilman , Kalle Valo , Jean Pihet , Linus Walleij , Colin Tuckley , Philby John , Srinidhi Kasagar , Alessandro Rubini , Andrea Gallo , linux-kernel@vger.kernel.org, linux-omap@vger.kernel.org, Abhijeet Dharmapurikar Subject: [PATCH 3/5] gic: Add set_type callback Date: Wed, 27 Jan 2010 11:32:27 -0800 Message-Id: <1264620749-24527-4-git-send-email-adharmap@codeaurora.org> X-Mailer: git-send-email 1.5.6.3 In-Reply-To: <1264620749-24527-1-git-send-email-adharmap@codeaurora.org> References: <1264620749-24527-1-git-send-email-adharmap@codeaurora.org> Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 2293 Lines: 78 From: Abhijeet Dharmapurikar Add gic_set_type callback to set an irq as level or edge triggered type Signed-off-by: Abhijeet Dharmapurikar --- arch/arm/common/gic.c | 43 +++++++++++++++++++++++++++++++++++++++++++ 1 files changed, 43 insertions(+), 0 deletions(-) diff --git a/arch/arm/common/gic.c b/arch/arm/common/gic.c index 00172c4..709cf53 100644 --- a/arch/arm/common/gic.c +++ b/arch/arm/common/gic.c @@ -165,6 +165,48 @@ static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc) chip->unmask(irq); } +static int gic_set_type(unsigned int irq, unsigned int flow_type) +{ + unsigned int register_index; + unsigned int bit_index; + unsigned int reg_value; + + if (irq > 1020) + return -1; + + /* + * Two bits each, calc the register and bit, 16 per 32 bit register + * accessible long word only + * But the field is NxN 1xN and rising/falling + */ + register_index = (irq/16)<<2; + bit_index = (irq & 0xF)<<1; + + spin_lock(&irq_controller_lock); + reg_value = readl(gic_dist_base(irq) + GIC_DIST_CONFIG + + register_index); + /* + * keep the nxn and 1xn , mask the edge level + * Edge is 1, level 0 + */ + reg_value = (reg_value & ~(2<