Return-Path: Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S933025Ab0KORZV (ORCPT ); Mon, 15 Nov 2010 12:25:21 -0500 Received: from va3ehsobe006.messaging.microsoft.com ([216.32.180.16]:22449 "EHLO VA3EHSOBE008.bigfish.com" rhost-flags-OK-OK-OK-FAIL) by vger.kernel.org with ESMTP id S933010Ab0KORZS (ORCPT ); Mon, 15 Nov 2010 12:25:18 -0500 X-SpamScore: 2 X-BigFish: VS2(z616jzzz1202hzz8275bhz2dh2a8h668h62h) X-Spam-TCS-SCL: 1:0 X-Forefront-Antispam-Report: KIP:(null);UIP:(null);IPVD:NLI;H:de01egw01.freescale.net;RD:de01egw01.freescale.net;EFVD:NLI From: To: CC: , , , , , , Dinh Nguyen Subject: [PATCHv5 3/3] ARM: imx: Get the silicon version from the IIM module Date: Mon, 15 Nov 2010 11:30:01 -0600 Message-ID: <1289842201-3277-3-git-send-email-Dinh.Nguyen@freescale.com> X-Mailer: git-send-email 1.6.0.4 In-Reply-To: <1289842201-3277-2-git-send-email-Dinh.Nguyen@freescale.com> References: <1289842201-3277-1-git-send-email-Dinh.Nguyen@freescale.com> <1289842201-3277-2-git-send-email-Dinh.Nguyen@freescale.com> MIME-Version: 1.0 Content-Type: text/plain X-OriginatorOrg: freescale.com Sender: linux-kernel-owner@vger.kernel.org List-ID: X-Mailing-List: linux-kernel@vger.kernel.org Content-Length: 4027 Lines: 150 From: Dinh Nguyen Instead of reading the silicon version from ROM, we should read the SREV register from the IIM. Freescale has dropped all support for MX51 REV1.0, only MX51 REV 2.0 and 3.0 are valid. Signed-off-by: Dinh Nguyen --- arch/arm/mach-mx5/clock-mx51-mx53.c | 16 ++++++++++ arch/arm/mach-mx5/cpu.c | 54 +++++++++++++++++++--------------- 2 files changed, 46 insertions(+), 24 deletions(-) diff --git a/arch/arm/mach-mx5/clock-mx51-mx53.c b/arch/arm/mach-mx5/clock-mx51-mx53.c index ca4f9d5..344ee8e 100644 --- a/arch/arm/mach-mx5/clock-mx51-mx53.c +++ b/arch/arm/mach-mx5/clock-mx51-mx53.c @@ -780,6 +780,12 @@ static struct clk ahb_clk = { .round_rate = _clk_ahb_round_rate, }; +static struct clk iim_clk = { + .parent = &ipg_clk, + .enable_reg = MXC_CCM_CCGR0, + .enable_shift = MXC_CCM_CCGRx_CG15_OFFSET, +}; + /* Main IP interface clock for access to registers */ static struct clk ipg_clk = { .parent = &ahb_clk, @@ -1099,6 +1105,7 @@ static struct clk_lookup mx51_lookups[] = { _REGISTER_CLOCK("sdhci-esdhc-imx.0", NULL, esdhc1_clk) _REGISTER_CLOCK("sdhci-esdhc-imx.1", NULL, esdhc2_clk) _REGISTER_CLOCK(NULL, "cpu_clk", cpu_clk) + _REGISTER_CLOCK(NULL, "iim_clk", iim_clk) }; static struct clk_lookup mx53_lookups[] = { @@ -1107,6 +1114,7 @@ static struct clk_lookup mx53_lookups[] = { _REGISTER_CLOCK("imx-uart.2", NULL, uart3_clk) _REGISTER_CLOCK(NULL, "gpt", gpt_clk) _REGISTER_CLOCK("fec.0", NULL, fec_clk) + _REGISTER_CLOCK(NULL, "iim_clk", iim_clk) }; static void clk_tree_init(void) @@ -1147,6 +1155,10 @@ int __init mx51_clocks_init(unsigned long ckil, unsigned long osc, clk_enable(&cpu_clk); clk_enable(&main_bus_clk); + clk_enable(&iim_clk); + mx51_revision(); + clk_disable(&iim_clk); + /* set the usboh3_clk parent to pll2_sw_clk */ clk_set_parent(&usboh3_clk, &pll2_sw_clk); @@ -1182,6 +1194,10 @@ int __init mx53_clocks_init(unsigned long ckil, unsigned long osc, clk_enable(&cpu_clk); clk_enable(&main_bus_clk); + clk_enable(&iim_clk); + mx53_revision(); + clk_disable(&iim_clk); + /* System timer */ mxc_timer_init(&gpt_clk, MX53_IO_ADDRESS(MX53_GPT1_BASE_ADDR), MX53_INT_GPT); diff --git a/arch/arm/mach-mx5/cpu.c b/arch/arm/mach-mx5/cpu.c index a00d2bc..cdec6df 100644 --- a/arch/arm/mach-mx5/cpu.c +++ b/arch/arm/mach-mx5/cpu.c @@ -20,37 +20,43 @@ static int cpu_silicon_rev = -1; -#define SI_REV 0x48 +#define SREV 0x24 + +static int get_mx51_srev(u32 rev) +{ + if (rev == 0x0) + cpu_silicon_rev = MX51_CHIP_REV_2_0; + else if (rev == 0x10) + cpu_silicon_rev = MX51_CHIP_REV_3_0; + return 0; +} + +static int get_mx53_srev(u32 rev) +{ + if (rev == 0x0) + cpu_silicon_rev = MX53_CHIP_REV_1_0; + else if (rev == 0x10) + cpu_silicon_rev = MX51_CHIP_REV_2_0; + return 0; +} static void query_silicon_parameter(void) { - void __iomem *rom = ioremap(MX51_IROM_BASE_ADDR, MX51_IROM_SIZE); + void __iomem *iim_base; u32 rev; - if (!rom) { - cpu_silicon_rev = -EINVAL; - return; - } + if (cpu_is_mx51()) + iim_base = MX51_IO_ADDRESS(MX51_IIM_BASE_ADDR); + else if (cpu_is_mx53()) + iim_base = MX53_IO_ADDRESS(MX53_IIM_BASE_ADDR); - rev = readl(rom + SI_REV); - switch (rev) { - case 0x1: - cpu_silicon_rev = MX51_CHIP_REV_1_0; - break; - case 0x2: - cpu_silicon_rev = MX51_CHIP_REV_1_1; - break; - case 0x10: - cpu_silicon_rev = MX51_CHIP_REV_2_0; - break; - case 0x20: - cpu_silicon_rev = MX51_CHIP_REV_3_0; - break; - default: - cpu_silicon_rev = 0; - } + rev = readl(iim_base + SREV) & 0xff; - iounmap(rom); + cpu_silicon_rev = 0; + if (cpu_is_mx51()) + cpu_silicon_rev = get_mx51_srev(rev); + else if(cpu_is_mx53()) + cpu_silicon_rev = get_mx53_srev(rev); } /* -- 1.6.0.4 -- To unsubscribe from this list: send the line "unsubscribe linux-kernel" in the body of a message to majordomo@vger.kernel.org More majordomo info at http://vger.kernel.org/majordomo-info.html Please read the FAQ at http://www.tux.org/lkml/