Received: by 2002:a25:1985:0:0:0:0:0 with SMTP id 127csp652230ybz; Fri, 24 Apr 2020 07:04:02 -0700 (PDT) X-Google-Smtp-Source: APiQypLfdsOwgKRpM2FXVR8PfbTb2NEN02afwO2GRB9HFjh0TpkqlojjLwrIGXjPAym7KSDmDx/E X-Received: by 2002:a17:906:ca49:: with SMTP id jx9mr7002202ejb.246.1587737042427; Fri, 24 Apr 2020 07:04:02 -0700 (PDT) ARC-Seal: i=1; a=rsa-sha256; t=1587737042; cv=none; d=google.com; s=arc-20160816; b=OvkaVZUFqIN6stQuuc8enHJog2TKU+bO2NJq/L90nlgR3LdKgMfIpWCPw3l2wjDSUk BQbuPveoUxzokcHyC2zGN0N0cbURybxQhNwgWAdsgTOa1QeryjVsSSetV3KwIxVQz2D7 QQbFAkaw41gkxEk36Z+m2sFOmJDeMHphy8fmvEug4PmKkZddlgaJZLp1R0ioSLVeYa2A cZ3PExayKNgGJF8vuYKCdZX578raAWvmIlvRwS0ndFbQ/wKQceqG+SIfLd7IPjLjEyj9 VTgXRE6zZl/TAFnkPQmmtkc0HW9iUAa6M0QOSkFdx2blJq6tA6Vb/eFvIC4HGEOB7lAL LgQA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=arc-20160816; h=list-id:precedence:sender:references:in-reply-to:message-id:date :subject:cc:to:from:dkim-signature; bh=K3HkFGZRBx+SfRUwC9FdXoQJ5KxG+Q8nwo7U5Wcmh7A=; b=Z6tRBEtNYXXxyWXKrjtdeUzBCwE1CIhzZpZYHGLHlxXxAuWrSw4Aa9wkytGIr2t60v irtrk3SHj12VI0VUirAbnG0W3WiF9LrLymwcBBfb/uuxP1+PKNWqQoMY3/LoTgVNpQuG fOYzsMzq/OJAgo6jN3pG1hnGSZtTmnTQJkBJdz61brnmKiteZCqeYDQB7Z/hqzR9o3iX tLrsi5LEMEXZyHREiRfdlYYsSx0jB49lV96HM8HsO06kAPZzRt2xVvSwa1l2F/3QOVEn LTcq27yixNP+tiPYgMC+fAXfYyMPfsKZ4sy0e5sB1lttNkUU2fvqr1kGx7B5sSQA/Jao TSkg== ARC-Authentication-Results: i=1; mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=nR9FBxJU; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org Return-Path: Received: from vger.kernel.org (vger.kernel.org. [23.128.96.18]) by mx.google.com with ESMTP id v28si3009138edx.335.2020.04.24.07.03.21; Fri, 24 Apr 2020 07:04:02 -0700 (PDT) Received-SPF: pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) client-ip=23.128.96.18; Authentication-Results: mx.google.com; dkim=pass header.i=@baylibre-com.20150623.gappssmtp.com header.s=20150623 header.b=nR9FBxJU; spf=pass (google.com: domain of linux-crypto-owner@vger.kernel.org designates 23.128.96.18 as permitted sender) smtp.mailfrom=linux-crypto-owner@vger.kernel.org Received: (majordomo@vger.kernel.org) by vger.kernel.org via listexpand id S1728463AbgDXOCt (ORCPT + 99 others); Fri, 24 Apr 2020 10:02:49 -0400 Received: from lindbergh.monkeyblade.net ([23.128.96.19]:38246 "EHLO lindbergh.monkeyblade.net" rhost-flags-OK-FAIL-OK-FAIL) by vger.kernel.org with ESMTP id S1728477AbgDXOCr (ORCPT ); Fri, 24 Apr 2020 10:02:47 -0400 Received: from mail-wm1-x344.google.com (mail-wm1-x344.google.com [IPv6:2a00:1450:4864:20::344]) by lindbergh.monkeyblade.net (Postfix) with ESMTPS id 74071C09B047 for ; Fri, 24 Apr 2020 07:02:45 -0700 (PDT) Received: by mail-wm1-x344.google.com with SMTP id e26so10575310wmk.5 for ; Fri, 24 Apr 2020 07:02:45 -0700 (PDT) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=baylibre-com.20150623.gappssmtp.com; s=20150623; h=from:to:cc:subject:date:message-id:in-reply-to:references; bh=K3HkFGZRBx+SfRUwC9FdXoQJ5KxG+Q8nwo7U5Wcmh7A=; b=nR9FBxJU4AwfNu8Nost8ZNfD+ic5azwVFtO78kpgQG4qV8/QSIWqK/iMKdeFfZAmWz 92BNqidWJ0z4iJlL+cG05E/rWRn2xYAra5Y5BUL+LYzaCniPF1tBZzZLsoiSsev6X60n EhJVKr+rAaz3pNAhsV07RHeJ1HI/SwnTRVge3LaQLnX+rq6uZ+AlyNVWPSAyBUfI0bmP Y2M+1MaH8pe170Oj+PxGNl0hPY93pW4xpFfVBREK2OZO6uG/q1eb9v6FGulN8W4m/AFY 9U48/3hyzWf/fIKmE2IyGwG9HET0LCmF8R/Qpge1B7CkwrYHLx7csQqPu4E7hzHlwKFH raAA== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20161025; h=x-gm-message-state:from:to:cc:subject:date:message-id:in-reply-to :references; bh=K3HkFGZRBx+SfRUwC9FdXoQJ5KxG+Q8nwo7U5Wcmh7A=; b=qN36bZsiBfPVYZM465t9E1Gi6YXV+DMWcTdzEAhHGKmb19rRmkfYSMpyhqNV7h7aYg 15w43jJ3oRYBH0XYFLlwjLLexBQD9SIxfrAiNfdAHezxnB4LXD0dPVtiIcYQXwAEwm86 ck0Jv2tHgCM69HNmmgW8nh0Eh0W+HqXkxr5MEbGr2bRbWqbKyVfGOOMJ5Gv4RdvdWyfh 5T80fIB7R7r76//npasI+b5o5Vy5oB7D2NCHMlQdS6v7UIE/ysTSf/cbTxl5cD03p4ek K16RCRytSOI1MyAgA5dLQoQ827nDlY3dg/iSHNy1mxJYnOoemq0InihlJwX9JTfEJ+AU TVnA== X-Gm-Message-State: AGi0PuYaMUXWm0JcvSHXWgAI3L1BH+HY/ckCMIFqnt/DKostFSK+hDlM 3skfhE7SNmM+yqBA98C39tgFyw== X-Received: by 2002:a1c:bd8b:: with SMTP id n133mr10901009wmf.175.1587736964147; Fri, 24 Apr 2020 07:02:44 -0700 (PDT) Received: from localhost.localdomain ([51.15.160.169]) by smtp.googlemail.com with ESMTPSA id v131sm3061051wmb.19.2020.04.24.07.02.42 (version=TLS1_2 cipher=ECDHE-ECDSA-AES128-GCM-SHA256 bits=128/128); Fri, 24 Apr 2020 07:02:42 -0700 (PDT) From: Corentin Labbe To: davem@davemloft.net, herbert@gondor.apana.org.au, mripard@kernel.org, wens@csie.org Cc: linux-arm-kernel@lists.infradead.org, linux-crypto@vger.kernel.org, linux-kernel@vger.kernel.org, linux-sunxi@googlegroups.com, Corentin Labbe Subject: [PATCH v2 09/14] crypto: sun8i-ce: handle different error registers Date: Fri, 24 Apr 2020 14:02:09 +0000 Message-Id: <1587736934-22801-10-git-send-email-clabbe@baylibre.com> X-Mailer: git-send-email 2.7.4 In-Reply-To: <1587736934-22801-1-git-send-email-clabbe@baylibre.com> References: <1587736934-22801-1-git-send-email-clabbe@baylibre.com> Sender: linux-crypto-owner@vger.kernel.org Precedence: bulk List-ID: X-Mailing-List: linux-crypto@vger.kernel.org Error registers are different across SoCs. This patch handle those difference. Signed-off-by: Corentin Labbe --- .../crypto/allwinner/sun8i-ce/sun8i-ce-core.c | 58 ++++++++++++++++--- drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h | 8 +++ 2 files changed, 58 insertions(+), 8 deletions(-) diff --git a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c index b957061424a1..80f7918fbea8 100644 --- a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c +++ b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce-core.c @@ -40,7 +40,8 @@ static const struct ce_variant ce_h3_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 50000000, 0 }, - } + }, + .esr = ESR_H3, }; static const struct ce_variant ce_h5_variant = { @@ -51,7 +52,8 @@ static const struct ce_variant ce_h5_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_H5, }; static const struct ce_variant ce_h6_variant = { @@ -64,7 +66,8 @@ static const struct ce_variant ce_h6_variant = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, { "ram", 0, 400000000 }, - } + }, + .esr = ESR_H6, }; static const struct ce_variant ce_a64_variant = { @@ -75,7 +78,8 @@ static const struct ce_variant ce_a64_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_A64, }; static const struct ce_variant ce_r40_variant = { @@ -86,7 +90,8 @@ static const struct ce_variant ce_r40_variant = { .ce_clks = { { "bus", 0, 200000000 }, { "mod", 300000000, 0 }, - } + }, + .esr = ESR_R40, }; /* @@ -102,6 +107,7 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) { u32 v; int err = 0; + struct ce_task *cet = ce->chanlist[flow].tl; #ifdef CONFIG_CRYPTO_DEV_SUN8I_CE_DEBUG ce->chanlist[flow].stat_req++; @@ -128,19 +134,52 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) msecs_to_jiffies(ce->chanlist[flow].timeout)); if (ce->chanlist[flow].status == 0) { - dev_err(ce->dev, "DMA timeout for %s\n", name); + dev_err(ce->dev, "DMA timeout for %s (tm=%d) on flow %d\n", name, ce->chanlist[flow].timeout, flow); err = -EFAULT; } /* No need to lock for this read, the channel is locked so * nothing could modify the error value for this channel */ v = readl(ce->base + CE_ESR); - if (v) { + switch (ce->variant->esr) { + case ESR_H3: + /* Sadly, the error bit is not per flow */ + if (v) { + dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); + err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, cet, sizeof(struct ce_task), false); + } + if (v & CE_ERR_ALGO_NOTSUP) + dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); + if (v & CE_ERR_DATALEN) + dev_err(ce->dev, "CE ERROR: data length error\n"); + if (v & CE_ERR_KEYSRAM) + dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); + break; + case ESR_A64: + case ESR_H5: + case ESR_R40: v >>= (flow * 4); + v &= 0xF; + if (v) { + dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); + err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, cet, sizeof(struct ce_task), false); + } + if (v & CE_ERR_ALGO_NOTSUP) + dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); + if (v & CE_ERR_DATALEN) + dev_err(ce->dev, "CE ERROR: data length error\n"); + if (v & CE_ERR_KEYSRAM) + dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); + break; + case ESR_H6: + v >>= (flow * 8); v &= 0xFF; if (v) { dev_err(ce->dev, "CE ERROR: %x for flow %x\n", v, flow); err = -EFAULT; + print_hex_dump(KERN_INFO, "TASK: ", DUMP_PREFIX_NONE, 16, 4, cet, sizeof(struct ce_task), false); } if (v & CE_ERR_ALGO_NOTSUP) dev_err(ce->dev, "CE ERROR: algorithm not supported\n"); @@ -150,7 +189,10 @@ int sun8i_ce_run_task(struct sun8i_ce_dev *ce, int flow, const char *name) dev_err(ce->dev, "CE ERROR: keysram access error for AES\n"); if (v & CE_ERR_ADDR_INVALID) dev_err(ce->dev, "CE ERROR: address invalid\n"); - } + if (v & CE_ERR_KEYLADDER) + dev_err(ce->dev, "CE ERROR: key ladder configuration error\n"); + break; + } return err; } diff --git a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h index fe97fee74e47..ed1a91da967b 100644 --- a/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h +++ b/drivers/crypto/allwinner/sun8i-ce/sun8i-ce.h @@ -65,6 +65,12 @@ #define CE_ERR_ADDR_INVALID BIT(5) #define CE_ERR_KEYLADDER BIT(6) +#define ESR_H3 0 +#define ESR_A64 1 +#define ESR_R40 2 +#define ESR_H5 3 +#define ESR_H6 4 + #define CE_DIE_ID_SHIFT 16 #define CE_DIE_ID_MASK 0x07 @@ -94,12 +100,14 @@ struct ce_clock { * @has_t_dlen_in_bytes: Does the request size for cipher is in * bytes or words * @ce_clks: list of clocks needed by this variant + * @esr: The type of error register */ struct ce_variant { char alg_cipher[CE_ID_CIPHER_MAX]; u32 op_mode[CE_ID_OP_MAX]; bool has_t_dlen_in_bytes; struct ce_clock ce_clks[CE_MAX_CLOCKS]; + int esr; }; struct sginfo { -- 2.26.2